SEC Lite Execution Units
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
48-7
Table 48-4
describes the DEU Status Register’s bit settings.
48.1.7
DEU Interrupt Status Register
The DEU Interrupt Status Register, shown in
Figure 48-6
, tracks the state of possible errors, if those errors
are not masked, via the DEU interrupt control register. The definition of each bit in the interrupt status
register is:
Table 48-4. DEU Status Register
Bits
Name
Description
0–1
—
Reserved
2
HALT
Halt. Indicates that the DEU has halted due to an error.
0 DEU not halted
1 DEU halted
Note:
Because the error causing the DEU to stop operating may be masked in the interrupt
status register, the status register is used to provide a second source of information
regarding errors preventing normal operation.
3
IFW
Input FIFO Writable. The controller uses this signal to determine if the DEU can accept the
next burst size block of data.
0 DEU Input FIFO not ready
1 DEU Input FIFO ready
Note:
The crypto-channel implements flow control to allow larger than FIFO sized blocks of
data to be processed with a single key/IV. The DEU signals to the crypto-channel that
a “burst size” amount of space is available in the FIFO. The documentation of this bit
in the DEU status register is to avoid confusing a user who may read this register in
debug mode.
4
OFR
Output FIFO Readable. The controller uses this signal to determine if the DEU can source
the next burst size block of data.
0 DEU Output FIFO not ready
1 DEU Output FIFO ready
Note:
The crypto-channel implements flow control to allow larger than FIFO sized blocks of
data to be processed with a single key/IV. The DEU signals to the crypto-channel that
a “burst size” amount of data is available in the FIFO. The documentation of this bit in
the DEU status register is to avoid confusing a user who may read this register in
debug mode.
5
IE
Interrupt error. This status bit reflects the state of the ERROR interrupt signal, as sampled
by the controller interrupt status register (
Section 51.1.2, “Interrupt Status Registers”
).
0 DEU is not signaling error
1 DEU is signaling error
6
ID
Interrupt done. This status bit reflects the state of the DONE interrupt signal, as sampled by
the controller interrupt status register (
Section 51.1.2, “Interrupt Status Registers”
).
0 DEU is not signaling done
1 DEU is signaling done
7
RD
Reset done. This status bit, when high, indicates that DEU has completed its reset
sequence, as reflected in the signal sampled by the appropriate crypto-channel.
0 Reset in progress
1 Reset done
8–31
—
Reserved
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...