MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
Index-13
ORn (option registers), 15-11
Oscillators, on-chip, 14-7
Output clocks, 14-8
Overview, MPC885, 1-1
P
Pace control
port-to-port queue and scheduling table, 40-3
Pace control (APC)
ATM
implementation, 40-3
parameters, 40-4
Packaging on transfers, 13-23
PADAT (port A data) register, 34-4
PADIR (port A data direction) register, 34-4
Page mode extended data-out interface, 15-74
PAn (general-purpose port A bits) signals, 12-13, 12-33
PAODR (port A open-drain register), 34-3
PAPAR (port A signal assignment register), 34-5
Parallel I/O ports
port A
block diagrams, 34-6
configuration examples, 34-5
overview, 34-2
PADAT, 34-4
PADIR, 34-4
PAODR, 34-3
PAPAR, 34-5
pin assignments, 34-2
port B
overview, 34-7
PBDAT, 34-9, 34-22
PBDIR, 34-10, 34-23
PBODR, 34-9, 34-22
PBPAR, 34-11, 34-24, 34-25
pin assigments, 34-8, 42-4
port C
overview, 34-11
PCDAT, 34-14
PCDIR, 34-14
PCINT, 34-17
PCPAR, 34-15
PCSO, 34-16
pin assignments, 34-12, 34-14
port D
overview, 34-17
PDDAT, 34-18
PDDIR, 34-19
Parallel interface port
block diagram, 33-2
buffer descriptors, 33-12
BUSY signal (Centronics interface), 33-17
Centronics interface, implementation, 33-19
Centronics receive errors, 33-22
Centronics receiver, 33-21
Centronics transmit errors, 33-21
Centronics transmitter, 33-20
control character table, 33-6
core control vs. CP control, 33-2
CP commands, 33-14
features, 33-1
handshaking I/O modes, 33-15
interlocked handshake mode, 33-15
overview, 33-1
parameter RAM, 33-3
pulsed handshake mode, 33-16
RCCM/RCCR, 33-6
registers, 33-4, 33-8
transparent transfers, 33-19
Parallel port registers, H-5
Parameter RAM
communications processor (CP), 18-13
HDLC mode, 23-3
IDMA channels, 19-7
RISC timer table, 18-15
serial communications controllers (SCCs)
all protocols, 21-13
BISYNC mode, 26-3
Ethernet mode, 27-8
overview, 21-13
UART mode, 22-3
serial management controllers (SMCs)
GCI mode, 29-31
transparent mode, 29-6, 29-21
UART mode, 29-6, 29-10
serial peripheral interface, 30-10
USB controller, 31-11
Parameters
RAM configuration, 38-1
RAM map, 38-1
SAR
address match (AM1–AM5), 38-11
parameters
APC parameters, 40-15
ATM
APC, 40-4
PBDAT (port B data) register, 34-9, 34-22
PBDIR (port B data direction) register, 34-10, 34-23
PBn(general-purpose port B bits) signals, 12-15, 12-35
PBODR (port B open-drain register), 34-9, 34-22
PBPAR (port B signal assignment register), 34-11, 34-24,
34-25
PBRn (PCMCIA base register), 16-14
PCDAT (port C data) register, 34-14
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...