Memory Controller
MPC885 PowerQUICC Family Reference Manual, Rev. 2
15-26
Freescale Semiconductor
15.5.1.4
Output Enable (OE) Timing
The timing of the OE is affected only by TRLX. It always asserts and negates on the rising edge of the
external bus clock. OE always asserts on the rising clock edge after CS is asserted, and therefore its
assertion can be delayed (along with the assertion of CS) by programming TRLX = 1. OE deasserts on the
rising clock edge coinciding with or immediately following CS deassertion.
15.5.1.5
Programmable Wait State Configuration
The GPCM supports internal TA generation. It allows fast accesses to external memory through an internal
bus master or a maximum 17-clock access by programming ORx[SCY]. The internal TA generation mode
is enabled if ORx[SETA] is cleared. If TA is asserted externally at least two clock cycles before the wait
state counter has expired, the current memory cycle is terminated. When TRLX is set, the number of wait
states inserted by the memory controller is defined by 2 x SCY or a maximum of 30 wait states.
15.5.1.6
Extended Hold Time on Read Accesses
Slow memory devices that take a long time to turn off their data bus drivers on read accesses should set
ORx[EHTR]. Any MPC885 access to the external bus following a read access to the slower memory bank
is delayed by one clock cycle, unless it is a read access to the same bank. See
Figure 15-25
through
Figure 15-28
for details.
Figure 15-25. GPCM Read Followed by Write (EHTR = 0)
Clock
Address
TS
TA
CSx
CSy
R/W
OE
Data
Hold Time
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...