Parallel Interface Port (PIP)
MPC885 PowerQUICC Family Reference Manual, Rev. 2
33-8
Freescale Semiconductor
33.4
The PIP Registers
The PIP registers include one configuration register (PIPC), and an event register (PIPE) with its
corresponding mask register (PIPM). A timing parameters register (PTPR) allows the user to program
pulsed handshake timings. The port B registers must also be configured for PIP operation. The following
subsections describe the PIP registers.
33.4.1
PIP Configuration Register (PIPC)
The PIP configuration (PIPC) register determines all PIP options.
Figure 33-5
shows the register format.
This register is effected by HRESET but is not effected by SRESET.
Table 33-6
describes PIPC fields.
0x3E
0–7
—
Reserved
8–15
RCCR
Received control character register. If the newly arrived character matches and is
rejected from the buffer (R = 1), the PIP controller writes the character into the
RCCR and generates a maskable interrupt. If the core does not process the
interrupt and read RCCR before a new control character arrives, the previous
control character is overwritten.
1
Offset from PIP base address. PIP base = IMMR + 0x3F80 (SMC2).
0
1
3
4
5
6
7
8
9
10
11
12
13
14
15
Field
STR
—
SACK CBSY SBSY EBSY
TMOD
MODL
MODH
HSC
T/R
Reset
0000_0000_0000_0000
R/W
R/W
Addr
0xAB2
Figure 33-5. PIP Configuration Register (PIPC)
Table 33-6. PIPC Field Descriptions
Bits
Name
Description
0
STR
Start transmit. Applies when T/R = 1 (Tx operation). Setting STR causes the CP to poll the TxBD
table looking for the next TxBD in which the R-bit is set. Prepare TxBDs and buffers before setting
STR. The CP clears STR after one system clock.
1–3
—
Reserved, should be cleared.
4
SACK
Set acknowledge. When set, SACK asserts the receiver’s ACK output regardless of the receiver
state. SACK should be used to implement the IEEE P1284 bidirectional Centronics protocol.
5
CBSY
Clear BUSY. When CBSY is set, BUSY is driven low. CBSY is automatically cleared after the PIP
negates BUSY. Set EBSY before using SBSY or CBSY. Note that PIPC[T/R] should be cleared
(receiving) if SBSY or CBSY are used.
6
SBSY
Set BUSY. When SBSY is set, BUSY is driven high. SBSY is automatically cleared after the PIP
asserts BUSY. Set EBSY before using SBSY or CBSY. Note that PIPC[T/R] should be cleared
(receiving) if SBSY or CBSY are used.
Table 33-5. Control Character Table, RCCM, and RCCR Descriptions (continued)
Offset
1
Bits
Name
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...