Buffer Descriptors and Connection Tables
MPC885 PowerQUICC Family Reference Manual, Rev. 2
37-18
Freescale Semiconductor
0x06
(cont.)
4
BATR
Bitwise address translation
0 = Address translation is controlled by the ATR bits only
1 = Bitwise full header address translation is enabled. The original header is
AND’ed with RCT[BITMASK] and the Address Translation Header is then
OR’ed in. The resulting header is used for the outgoing cell. The ATR bits
are reserved and shall be set to 0.
5
AVCO
Auto VC on. Automatically activates the transmit channel (specified in
PTP_TX_CH) for insertion into the APC scheduling table upon cell reception.
AVCO applies only if the transmit channel is scheduled by the APC (PTP
RCT[IAQ]=0) and is in auto-VC-off mode (TCT[AVCF]=1).
0 Auto-VC-on disabled.
1 Auto-VC-on enabled. If the transmit channel is deactivated upon a
buffer-not-ready exception, the PTP mechanism activates the channel as
soon as the first cell from this receive channel arrives.
6-7
SCC#
SCC number. Identifies the destination controller (parameter RAM page
number) used by the PTP mechanism for transferring the PTP cells.
00 SCC1 (page1)
01 SCC2 (page2)
10 SCC3 (page3)
11 SCC4 or UTOPIA (page4)
8
IAQ
Insert into the APC PTP queue
0 No IAQ. The channel can be scheduled by the APC (reshaping), or
APC
BYPASS
command.
1 IAQ. The receive cell is placed directly into a PTP buffer using the PTP BD
table of the associated transmit channel (PTP_TX_CH), and the PTP
counter is incremented to indicate the number of cells in the PTP queue.
11–15
PHY#
Contains the active PHY number for this particular PTP channel. Valid in
AQ,ITQ=1 modes only.
0x08
0–15
Address
Translation
Header
Contains the channel header used for address translation. See the ATR
description,
Table 37-4., “PTP RCT Field Descriptions.”
This field is set up in
little endian format.
NOTE: Header bits not being replaced must be cleared.
0x0C
0–15
APC_LEVEL
Contains the base address of the APC priority level used to transfer the
channel.
For single PHY mode:
1st priority: APC_LEVEL = APCPTR
2nd priority: APC_LEVEL = (1 x 32)
3rd priority: APC_LEVEL = (2 x 32)
…
For MPHY, calculate APC_LEVEL using the MPHY pointing table:
1st priority: APC_LEVEL = PHY
n_pointer
2nd priority: APC_LEVEL = PHY
n_p (1 x 32)
3rd priority: APC_LEVEL = PHY
n_p (2 x 32)
…
Table 37-4. PTP RCT Field Descriptions (continued)
CT Offset
Bits
Name
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...