ATM Pace Control
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
40-15
Figure 40-8. MPHY Pointing Table and APC Priority Levels
The APC priority levels of each PHY can start at any 32-byte-aligned address (PHYn_pointer should end
with 0b00000). Each PHY may have any number of priority levels where the last priority must have its
Last bit = 1.
40.9
APC Priority Levels
Table 40-1
describes the memory location and size of the user configurable parameters of the ATM pace
controller. Each PHY can have multiple APC priority levels., as described in
Section 40.8, “MPHY
Pointing Table (Master Only).”
Each level is a 32-byte data structure containing the parameters of a single
APC scheduling table and the parameters of a single APC PTP queue (if port-to-port switching is used).
When both mechanisms share one APC priority level, they are called a “couple.” The APC controls all
traffic and can divide the available bandwidth among all of the couples belonging to the different PHY
APC levels. The unshaded portion of the table contains the parameters used to configure the first APC
level, while the shaded portion of the table contains the parameters used to configure the lower priority
APC levels.
Table 40-1. APC Priority Levels
Offset
1
2
Name
Width
Description
User Writes
0x00
APCT_BASE1
Half
Word
APC scheduling table—First priority base
pointer. See
Table 40-2
.
User defined
0x02
APCT_END1
Half
Word
First APC scheduling table—Length. See
Table 40-2
.
User defined
0x04
APCT_PTR1
Half
Word
First APC scheduling table pointer. See
Table 40-2
.
APCT_BASE1 value
0x06
APCT_SPTR1
Half
Word
APC scheduling table first priority service
pointer. See
Table 40-2
.
APCT_BASE1 value
0x08 ETQBASE
3
Half
Word
Enhanced Transmit Queue Base pointer
UD
PHY0_pointer
PHY1_pointer
PHY2_pointer
PHY3_pointer
PHY4_pointer
PHYn_pointer
~
~
~
~
APC priority level 1
L=1
L=1
L=1
L=1
~
~
~
~
APC priority level 2
APC priority level 3
APC priority level 1
APC priority level 1
APC priority level 2
APC priority level 1
APC priority level 2
APC priority level 3
PHY0
PHY1
PHY2
PHYn
APCPTR
MPHY Pointing Table
APC Priority Levels
Half Word
32 bytes
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...