Serial Interface
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
20-17
20.2.4.2
SI Mode Register (SIMODE)
The SI mode register (SIMODE), shown in
Figure 20-13
, defines the SI operation modes for the TDM
channels and SMCs.
This register is affected by HRESET and SRESET.
Table 20-5
describes the SIMODE fields.
0
1
3
4
5
6
7
8
9
10
11
12
13
14
15
Field SMC2
SMC2CS
SDMb
RFSDb
DSCb CRTb STZb CEb
FEb
GMb
TFSDb
Reset
0
R/W
R/W
Addr
0xAE0
16
17
19
20
21
22
23
24
25
26
27
28
29
30
31
Field SMC1
SMC1CS
SDMa
RFSDa
DSCa CRTa STZa CEa
FEa
GMa
TFSDa
Reset
0
R/W
R/W
Addr
0xAE2
Figure 20-13. SI Mode Register (SIMODE)
Table 20-5. SIMODE Field Descriptions
Bits
Name
Description
0, 16
SMC
x
SMC
x connection
0 NMSI mode. The clock source is determined by SMC
xCS and the data comes from a dedicated
pin (SMTXD1 and SMRXD1 for SMC1 or SMTXD2 and SMRXD2 for SMC2) in NMSI mode.
1 SMC
x is connected to the multiplexed SI (TDM channel).
1–3,
17–19
SMC
xCS SMCx clock source (NMSI mode). SMCx can take its Tx and Rx clocks from a baud rate generator
or one of four pins from the bank of clocks. However, Tx and Rx clocks must be common when
connected to the NMSI.
000 BRG1
001 BRG2
010 BRG3
011 BRG4
100 CLK1 for SMC1; CLK5 for SMC2
101 CLK2 for SMC1; CLK6 for SMC2
110 CLK3 for SMC1; CLK7 for SMC2
111 CLK4 for SMC1; CLK8 for SMC2
4–5,
20–21
SDM
x
SI diagnostic mode for TDMa/b. In modes 01,10, and 11, Rx and Tx clocks should be common.
00 Normal operation
01 Automatic echo. The TDM transmitter automatically resends its Rx data bit-by-bit. The Rx
section operates normally, but the Tx section can only resend Rx data. L1GR
x is ignored.
10 Internal loopback. TDM transmitter output is connected internally to the TDM receiver
input—L1TXD
x is connected to L1RXDx. The receiver and transmitter operate normally, but
data on L1RXD
x is ignored. Data appears on L1TXDx, L1RQx is asserted normally, and
L1GR
x is ignored.
11 Loopback control. TDM transmitter output is connected internally to the TDM receiver
input—L1TXD
x is connected to L1RXDx. Transmitter output L1TXDx and L1RQx are inactive.
Provides loopback testing of the entire TDM without affecting the external serial lines.
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...