External Signals
MPC885 PowerQUICC Family Reference Manual, Rev. 2
12-34
Freescale Semiconductor
PA[10]
MII-TXER
CLK7
TIN4
Hi-Z
R12
Bidirectional
(optional:
open-drain)
3
General-Purpose I/O Port A Bit 10—Bit 10 of the general-purpose
I/O port A.
MII-TXD0- Media independent interface 1, transmit error.
CLK7—One of eight clock inputs that can be used to clock SCCs
and SMCs.
TIN4—Timer 4 external clock input.
PA[7]
CLK1
TIN1
BRGO1
Hi-Z
R11
Bidirectional General-Purpose I/O Port A Bit 7—Bit 7 of the general-purpose
I/O port A
CLK1—One of eight clock inputs that can be used to clock SCCs
and SMCs.
TIN1—Timer 1 external clock.
BRGO1—Output clock of BRG1.
PA[6]
CLK2
TOUT1
Hi-Z
P11
Bidirectional General-Purpose I/O Port A Bit 6—Bit 6 of the general-purpose
I/O port A.
CLK2—One of eight clock inputs that can be used to clock SCCs
and SMCs. CLK2 can also be used as a clock source for the
BRGs.
TOUT1—Timer 1 output.
PA[4]
CTS4
MII1-TXD1
RMII1-TXD1
Hi-Z
P7
Bidirectional General-Purpose I/o Port A Bit 4—Bit 4 of the general-purpose I/O
port A.
CTS4—Clear to send modem line for SCC4.
MII1-TXD1—Media-independent interface 1, transmit data 1.
RMII1-TXD1—Reduced media-independent interface 1, transmit
data 1.
PA[3]
MII1-RXER
RMII1-RXER
BRGO3
Hi-Z
R5
Bidirectional General-Purpose I/O Port A Bit 3—Bit 3 of the general-purpose
I/O port A.
MII1-RXER—Media-independent interface 1, receive error.
RMII1-RXER—Reduced media-independent interface 1, receive
error.
BRGO3—Output clock of BRG3.
PA[2]
MII1-RXDV
RMII1-CRS_D
V
TXD4
Hi-Z
N6
Bidirectional General-Purpose I/O Port A Bit 2—Bit 2 of the general-purpose
I/O port A
MII1-RXDV—Media-independent interface 1, receive data valid
RMII1-CRS_DV—Reduced MII 1, carrier receive sense or data
valid
TXD4—Transmit data for serial channel 4.
PA[1]
MII1-RXD0
RMII1 -RXD0
BRGO4
Hi-Z
T4
Bidirectional General-Purpose I/O Port A Bit 1—Bit 1 of the general-purpose
I/O port A.
MII1-RXD0 —Media-independent interface 1, receive data 0.
RMII1-RXD0—Reduced media-independent interface 1, receive
data 0.
BRGO4—BRG4 output clock.
PA[0]
MII1-RXD1
RMII1-RXD1
TOUT4
Hi-Z
P6
Bidirectional General-Purpose I/O Port A Bit 0—Bit 0 of the general-purpose
I/O port A.
MII1-RXD1 —Media-independent interface 1, receive data 1.
RMII1-RXD1—Reduced media-independent interface 1, receive
data 1.
TOUT4—Timer 4 output.
Table 12-2. MPC875/MPC870 Signal Descriptions (continued)
Name
Hard
Reset
Number
Type
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...