Memory Controller
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
15-61
Figure 15-51
shows an asynchronous interconnection in which an external master and the MPC885 can
share access to a DRAM bank. Notice that CS1, UPMA, and GPL_A5 were chosen to control DRAM bank
accesses.
Figure
shows the timing behavior of GPL_A5 and other control signals when an external master
to a DRAM bank initiates a single-beat read. The state of GPL_A5 in the first clock cycle of the memory
device access is determined by the value of the corresponding ORx[G5LS].
Figure 15-51. Asynchronous External Master Interconnect Example
External
DRAM
Multiplexer
Master
D[0:31]
R/W
AS
TA
TSIZ[0:1]
BR
BG
BB
CS1
BS[0:3]
GPL_A5
External
Arbiter
Arbitration Signals
A[:31]
MPC885
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...