Parallel I/O Ports
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
34-7
Figure 34-6. Block Diagram for PA14 (True for all Open-Drain Port Signals)
34.3
Port B
All port B signals can be open-drain. They are configured independently as general-purpose I/O signals if
the corresponding bit in the PBPAR is cleared and they are configured as dedicated on-chip peripheral
signals if the corresponding PBPAR bit is set. When configured as a general-purpose I/O signal, the signal
direction of that signal is determined by the corresponding control bit in the PBDIR. The port I/O signal
is configured as an input if the corresponding PBDIR bit is cleared and it is configured as an output if the
corresponding PBDIR bit is set. All PBPAR bits and PBDIR bits are cleared by hardware reset, thus
configuring all port B signals as general-purpose inputs.
Table 34-6
describes port B signal options. Port
B is shared with the PIP, which is described in
Chapter 33, “Parallel Interface Port (PIP).”
If a port B signal is selected as a general-purpose I/O signal, it can be accessed through the PBDAT where
data is stored in an output latch. If a port B signal is configured as an output, the output latch data is gated
onto the port signal. When PBDAT is read, the port signal itself is read.
All port B signals can have multiple configurations, which include on-chip peripheral functions for
UTOPIA, SPI, I
2
C, SMCs, and the TDMs. Port B is also multiplexed with the PIP, which can implement
fast parallel interfaces. For a description of the dedicated PIP signal functions, see
Chapter 33, “Parallel
Interface Port (PIP).”
Port B provides the PHY address signals for multi-PHY operation and one of the UTOPIA cell-available
control signals. In master mode, PB15 acts as the TxClav input signal; in slave mode (split bus mode
only),PB15 acts as the RxClav output signal.
UTOPIA multi-PHY operations use port B for RxAddr [4:0] and TxAddr [4:0] signals.The number of
active PHY address signals is programmed in UTMODE; for further information see “UTOPIA Mode
Register (UTMODE)” in
Chapter 43, “UTOPIA Interface.”
MUX
0
1
EN
MUX
0
1
EN
MUX
0
1
EN
EN
16-Bits
16-Bits
PAPAR
PADIR
Output
Latch
EN
Open
Drain
16-Bits
PAODR
Control
EN
Read Path
To
Write Path
From
RXD1/PA14
Pin
From SCC1
TXD1
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...