External Signals
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
12-9
HRESET
Low
B4
Open-drain
Hard Reset—Asserting this open drain signal puts the MPC885
in a hard reset state.
SRESET
Low
A3
Open-drain
Soft Reset—Asserting this open drain line puts the MPC885 in a
soft reset state.
XTAL
Analog
driving
A4
Analog
Output
This output is one of the connections to an external crystal for the
internal oscillator circuitry.
EXTAL
Hi-Z
D5
Analog Input
(3.3 V only)
This line is one of the connections to an external crystal for the
internal oscillator circuitry.
CLKOUT
Note
2
G4
Output
Clock Out—This output is the clock system frequency.
EXTCLK
Hi-Z
A5
Input (3.3 V
only)
External Clock—This input is the external input clock from an
external source.
TEXP
High
C4
Output
Timer Expired—This output reflects the status of
PLPRCR[TEXPS].
ALE_A
Low
B7
Output
Address Latch Enable A—This output line is asserted when
MPC885 initiates an access to a region under the control of the
PCMCIA interface to socket A.
CE1_A
High
B15
Output
Card Enable 1 Slot A—This output signal enables even byte
transfers when accesses to PCMCIA slot A are handled under the
control of the PCMCIA interface.
CE2_A
High
C15
Output
Card Enable 2 Slot A—This output signal enables odd byte
transfers when accesses to PCMCIA slot A are handled under the
control of the PCMCIA interface.
WAIT_A
SOC_Split
Hi-Z
A2
Input
Wait Slot A—This input signal, if asserted low, causes a delay in
the completion of a transaction on the PCMCIA controlled Slot A.
SOC_Split—This input signal is used for the UTOPIA master Rx
start of cell signal in split bus mode only.
WAIT_B
Hi-Z
C3
Input
Wait Slot B—This input, if asserted low, causes a delay in the
completion of a transaction on the PCMCIA controlled Slot B.
IP_A(0)
UTPB_Split[0]
Hi-Z
B1
Input
Input Port A 0—This input signal is monitored by the MPC885 and
its value is reflected in the PIPR and PSCR of the PCMCIA
interface.
UTPB_Split[0]—This input signal is used as Rx data in split bus
mode only. This is the least-significant bit of the UTPB_Aux bus.
IP_A(1)
UTPB_Split[1]
Hi-Z
C1
Input
Input Port A 1—This input signal is monitored by the MPC885 and
its value is reflected in the PIPR and PSCR of the PCMCIA
interface.
UTPB_Split[1]—This input signal is used as Rx data in split bus
mode only.
Table 12-1. MPC885/MPC880 Signal Descriptions (continued)
Name
Hard
Reset
Number
Type
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...