MPC885 PowerQUICC Family Reference Manual, Rev. 2
Index-12
Freescale Semiconductor
Modes
asynchronous HDLC mode, 25-1
BE (big-endian) mode byte ordering, A-2
BISYNC mode, 26-1
cascaded mode, 17-7
clock mode, development port, 53-26
debug mode
development support, 53-30
operation, 53-19
echo, 29-1
Ethernet, 27-1
extended channel, 36-11
HDLC mode, 23-1
hunt mode, 22-9
interlocked handshake mode, 33-15
loopback, 29-1
munged little-endian byte ordering, A-1
PPC-LE (PowerPC little-endian) mode byte ordering, A-5
pulsed handshake mode, 33-16
PWM mode, 18-18
restart gate, 17-6
SCC AppleTalk, 24-1
SCIT mode, 20-33
setting the endian operation mode, A-7
slow-go, 17-6
TLE (true little-endian) mode byte ordering, A-2
transparent mode
serial communications controllers (SCCs), 28-1
serial management controllers (SMCs), 29-20
trap enable, development port, 53-28
UART mode
serial communications controllers (SCCs), 22-1
serial management controllers (SMCs), 29-9
UTOPIA mode, 36-6
MPC860 PowerPC quad integrated communications
controller (PowerQUICC), 1-1
MPC860, comparison with MPC885, 36-1
MPC870
Block diagram, 1-13
comparison with MPC885, G-1
Signals, 12-23
MPC875
comparison with MPC885, F-1
Signals, 12-23
MPC880
comparison with MPC885, E-1
Signals, 12-1
MPC885
application example, 36-5
basic core structure, 3-5
block diagram, 3-4
comparison with MPC860, 36-1
comparison with MPC870, G-1
comparison with MPC875, F-1
comparison with MPC880, E-1
features, 1-2–1-6
features lists, 36-3
PowerPC architecture adherence, 3-1, 3-14
programming model, 45-10
Signals, 12-1
System Interface Unit, 1-16
MPC885 PowerPC quad integrated communications
controller (PowerQUICC), 1-1, 1-6, 1-16, 1-19
MPTPR (memory periodic timer prescaler register), 15-18
MSR (machine state register)
additional SPRs, 6-17
description, 4-6
MSTAT (memory status) register, 15-13
Multi-PHY configuration, 39-19
Munged little endian mode, see PowerPC little-endian
(PPC-LE) mode
Munging, definition, A-1
Muxed bus, UTOPIA, 43-6
Mx_AP (IMMU/DMMU access protection) register, 8-23
Mx_EPN (IMMU/DMMU effective page number) register,
8-16
MxMR (machine x mode registers), 15-14
N
NMI (nonmaskable interrupt)
IRQ0, 10-14
software watchdog timer, 10-2
SWT, 10-14
NMSI (non-multiplexed serial interface)
configuration, 20-34
features list, 20-4
overview, 20-34
SMC NMSI connection, receive and transmit, 29-2
Null fields, 49-7
O
OAM screening, address mapping, 39-5
OE (output enable) signal, 12-8, 12-30
On-chip oscillators, 14-7
Operand conventions, 5-1
Operating environment architecture (OEA), description, 3-3
Operations
ATM, 36-6
CPM timer, 17-5
digital phase-locked loop (DPLL), 21-21
freeze, 10-28
IDMA channels, 19-13
UTOPIA, 36-6
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...