MPC885 PowerQUICC Family Reference Manual, Rev. 2
Index-20
Freescale Semiconductor
interrupt status register, 51-2
master control register, 51-6
master error address register, 51-7
Message digest execution unit (MDEU), 46-6
Segment registers
SR manipulation instructions, D-25
Sequence number (SN), 44-1
Serial ATM
serial interface
configuration, 42-8
serial ATM
parameter RAM map, 38-7
see ATM pace control (APC), 36-9
Serial cell synchronization status (ASTATUS) register, 38-16
Serial communications controllers (SCCs)
AppleTalk mode
connecting, 24-2
operating LocalTalk frame, 24-1
overview, 24-1
programming, 24-3
programming example, 24-4
asynchronous HDLC mode
channel implementation, 25-4
decoding the receiver transparency, 25-3
DSR configuration, 25-6
encoding the transmitter transparency, 25-2
error handling, 25-7
features, 25-1
frame reception processing, 25-2
frame transmission processing, 25-1
GSMR configuration, 25-6
HDLC mode, differences, 25-13
overview, 25-1
programming example, 25-13
programming the controller, 25-6
receive commands, 25-7
RxBD, 25-10
transmit commands, 25-7
TxBD, 25-12
BISYNC mode
commands, 26-5
control character recognition, 26-6
error handling, 26-9
frame reception, 26-3
frame transmission, 26-2
frames, classes, 26-1
memory map, 26-3
overview, 26-1
parameter RAM, 26-3
programming example, 26-17
programming the controller, 26-16
receiving synchronization sequence, 26-8
RxBD, 26-11
sending synchronization sequence, 26-8
TxBD, 26-13
Ethernet mode
address recognition, 27-11
collision handling, 27-13
commands, 27-10
connecting, 27-5
error handling, 27-14
external loopback, 27-13
frame reception, 27-7
frame structure, 27-1
frame transmission, 27-6
full-duplex support, 27-14
hash table algorithm, 27-12
internal loopback, 27-13
interpacket gap time, 27-13
learning, 27-4
memory map, 27-8
overview, 27-1
programming example, 27-22
programming the controller, 27-10
RxBD, 27-16
TxBD, 27-19
HDLC mode
accessing the bus, 23-18
asynchronous HDLC mode, differences, 25-13
bus controller, 23-16
collision detection, 23-16, 23-19
commands, 23-5
delayed RTS mode, 23-20
error handling, 23-6
features, 23-1
GSMR, HDLC bus protocol programming, 23-21
interrupts, 23-13
memory map, 23-3
multi-master bus configuration, 23-17
overview, 23-1
parameter RAM, 23-3
performance, increasing, 23-19
programming example, 23-14, 23-22
programming the controller, 23-5
PSMR, 23-7
RxBD, 23-8
single-master bus configuration, 23-18
TxBD, 23-11
using the TSA, 23-21
overview
buffer descriptors, 21-11
controlling SCC timing, 21-17
DPLL operation, 21-21
features, 21-2
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...