Fast Ethernet Controller (FEC)
MPC885 PowerQUICC Family Reference Manual, Rev. 2
45-12
Freescale Semiconductor
45.3.2
Parameter RAM
Table 45-7
describes each entry in the FEC parameter RAM.
Table 45-7. FEC Parameter RAM Memory Map
Address
FEC1
FEC2
Name
Description
Section
0x0E00
0x1E00
ADDR_LOW
Lower 32 bits of address
Section 45.3.2.1, “RAM Perfect Match
Address Low Register (ADDR_LOW)
”
0x0E04
0x1E04
ADDR_HIGH
Upper 16 bits of address
Section 45.3.2.2, “RAM Perfect Match
Address High (ADDR_HIGH)
”
0x0E08
0x1E08
HASH_TABLE_HIGH
Upper 32 bits of hash table
Section 45.3.2.3, “RAM Hash Table High
(HASH_TABLE_HIGH)”
0x0E0C
0x1E0C
HASH_TABLE_LOW
Lower 32 bits of hash table
Section 45.3.2.4, “RAM Hash Table Low
(HASH_TABLE_LOW)”
0x0E10
0x1E10
R_DES_START
Pointer to beginning of RxBD ring
Section 45.3.2.5, “Beginning of RxBD
Ring (R_DES_START)”
0x0E14
0x1E14
X_DES_START
Pointer to beginning of TxBD ring
Section 45.3.2.6, “Beginning of TxBD
Ring (X_DES_START)”
0x0E18
0x1E18
R_BUFF_SIZE
Receive buffer size
Section 45.3.2.7, “Receive Buffer Size
Register (R_BUFF_SIZE)”
0x0E40
0x1E40
ECNTRL
Ethernet control register
Section 45.3.2.8, “Ethernet Control
Register (ECNTRL)”
0x0E44
0x1E44
IEVENT
Interrupt event register
Section 45.3.2.9, “Interrupt Event
(I_EVENT)/Interrupt Mask Register
(I_MASK)”
0x0E48
0x1E48
IMASK
Interrupt mask register
Section 45.3.2.9, “Interrupt Event
(I_EVENT)/Interrupt Mask Register
(I_MASK)”
0x0E4C
0x1E4C
IVEC
Interrupt level and vector status
Section 45.3.2.10, “Ethernet Interrupt
Vector Register (IVEC)”
0x0E50
0x1E50
R_DES_ACTIVE
Receive ring updated flag
Section 45.3.2.11, “RxBD Active
Register (R_DES_ACTIVE)”
0x0E54
0x1E54
X_DES_ACTIVE
Transmit ring updated flag
Section 45.3.2.12, “TxBD Active
Register (X_DES_ACTIVE)”
0x0E80
0x1E80
MII_DATA
MII data register
Section 45.3.2.13, “MII Management
Frame Register (MII_DATA)”
0x0E84
0x1E84
MII_SPEED
MII speed register
Section 45.3.2.14, “MII Speed Control
Register (MII_SPEED)”
0x0ECC
0x1ECC
R_BOUND
End of FIFO RAM (read-only)
Section 45.3.2.15, “FIFO Receive
Bound Register (R_BOUND)”
0x0ED0
0x1ED0
R_FSTART
Receive FIFO start address
Section 45.3.2.16, “FIFO Receive Start
Register (R_FSTART)”
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...