MPC885 PowerQUICC Family Reference Manual, Rev. 2
Index-14
Freescale Semiconductor
PCDIR (port C data direction) register, 34-14
PCINT (port C interrupt controller) register, 34-17
PCMCIA interface
DMA module, 16-7
operation description, 16-6
overview, 16-1
Power control, 16-7
registers, 16-8
signal definitions, 16-1
timing examples, 16-17
PCMIA
port A
multiplexing, 42-6
PCn (general-purpose port C bits) signals, 12-17, 12-36
PCPAR (port C signal assignment register), 34-15
PCSO (port C special options) register, 34-16
PDDAT (port D data) register, 34-18
PDDIR (port D data direction) register, 34-19
PDn (general-purpose port D bits) signals, 12-19
PER (PCMCIA interface enable register), 16-11
Performance
tracking program flow, 53-1
Periodic interrupt timer (PIT), 10-2, 10-25
PGCRB (PCMCIA interface general control register B),
16-13
PGCRx (PCMCIA interface general control registers), 16-13
PHY
APC pace control
transmit, 40-14
PHY configuration, see Multi-PHY configuration
PIP configuration (PIPC) register, 33-8
PIP event (PIPE) register, 33-9
PIP function code register (PFCR), 33-4
PIP mask (PIPM) register, 33-10
PIP memory map,, 2-11
PIP timing parameters register (PTPR), 33-10
PISCR (periodic interrupt status and control) register, 10-26
PIT, see Periodic interrupt timer
PITC (periodic count) register, 10-27
PITR (periodic interrupt timer register), 10-28
PLPRCR (PLL, low-power, and reset control register), 14-21
PORESET (power-on reset) signal, 12-8, 12-30
PORn (PCMCIA option register), 16-14
Port D pin assignment register (PDPAR), 34-20, 42-1
port-to-port, 37-24
Port-to-port switching, ATM, 39-15
Power control
disabling SCC, 21-26
low-power modes, 14-17
overview, 14-1
Power supply signals, 12-23, 12-39
Power-on reset
reset sequence, 11-3
Power-on reset settings, 14-7
PowerPC
little-endian (PPC-LE) mode, A-5
PowerPC architecture
decrementer, 10-22
exceptions, 6-4
execution units, 3-9
features summary, 3-2
instruction list, D-1, D-17, D-27, D-39
integer unit, 3-9
levels of the architecture, 3-3
load/store unit, 3-10
MMU compliance, 8-2
MPC885 implementation, 3-14
overview, 3-1
programming levels, 3-3
timebase, 10-23
PowerPC architecture MPC885
implementation, 3-1
Processor control instructions, D-24
Program flow, tracking, 53-1
Program trace
back, 53-5
debug mode, 53-4
description, 53-2
indirect branch instructions, 53-5
queue flush information, 53-4
reconstruction, 53-5
sequential instructions, 53-5
signals, 53-3
special cases, 53-4
window, 53-5
Programming
APC and PTP, 40-20
APC pace control
CBR channels, 40-6
UBR channels, 40-8
SIU, 10-4
programming, 40-20
Programming examples
GCI interface, 20-33
SCCs
asynchronous HDLC mode, 25-13
Ethernet mode, 27-22
HDLC bus protocol, 23-21
transparent mode, 28-12
UART mode, 22-22
SI RAM, 20-15
Programming Model, 31-16
Programming model, 45-10
Promiscuous mode, seeTransparent mode
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...