CPM Interrupt Controller
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
35-7
This register is affected by HRESET but is not affected by SRESET. CICR bits are described in
Table 35-3
.
0
7
8
9
10
11
12
13
14
15
Field
—
SCdP
SCcP
SCbP
SCaP
Reset
0000_0000_0000_0000
R/W
R/W
Addr
0x940
16
18
19
23
24
25
30
31
Field
IRL
HP
IEN
—
SPS
Reset
0000_0000_0000_0000
R/W
R/W
Addr
0x942
Figure 35-3. CPM Interrupt Configuration Register (CICR)
Table 35-3. CICR Field Descriptions
Bits
Name
Description
0–7
—
Reserved, should be cleared.
8–9
SCdP
1
SCCd priority order. Defines whether USB or SCCs asserts its request in the SCCd priority position.
00 USB asserts its request in the SCCd position.
01 SCC2 asserts its request in the SCCd position.
10 SCC3 asserts its request in the SCCd position.
11 SCC4 asserts its request in the SCCd position.
10–11
SCcP
1
SCCc priority order. Defines whether USB or SCCs asserts its request in the SCCc priority position.
00 USB asserts its request in the SCCc position.
01 SCC2 asserts its request in the SCCc position.
10 SCC3 asserts its request in the SCCc position.
11 SCC4 asserts its request in the SCCc position.
12–13
SCbP
1
SCCb priority order. Defines whether USB or SCCs asserts its request in the SCCb priority position.
00 USB asserts its request in the SCCb position.
01 SCC2 asserts its request in the SCCb position.
10 SCC3 asserts its request in the SCCb position.
11 SCC4 asserts its request in the SCCb position.
14–15
SCaP
1
SCCa priority order. Defines whether USB or SCCs asserts its request in the SCCa priority position.
00 USB asserts its request in the SCCa position.
01 SCC2 asserts its request in the SCCa position.
10 SCC3 asserts its request in the SCCa position.
11 SCC4 asserts its request in the SCCa position.
16–18
IRL
Interrupt request level. Contains the priority request level of the interrupt from the CPM that is sent
to the SIU. Level 0 indicates highest priority. IRL is initialized to zero during reset. In most systems,
value 0b100 is a good value to choose for IRL.
19–23
HP
Highest priority. Specifies the 5-bit interrupt number of the CPIC interrupt source that is advanced
to the highest priority in the table. These bits can be modified dynamically. (Programming HP =
0b11111 keeps PC15 the highest priority source for external interrupts to the core.)
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...