MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
xxxi
Contents
Paragraph
Number
Title
Page
Number
31.13.2
RESTART Tx Command (USBCMD=010) ............................................................ 31-28
31.14
USB Controller Errors ................................................................................................. 31-29
31.15
USB Function Controller Initialization Example ........................................................ 31-30
31.16
Programming the USB Host Controller....................................................................... 31-31
31.16.1
USB Host Controller Initialization Example ........................................................... 31-32
Chapter 32
I
2
C Controller
32.1
I
2
C Features ................................................................................................................... 32-2
32.2
I
2
C Controller Clocking and Signal Functions .............................................................. 32-2
32.3
I
2
C Controller Transfers ................................................................................................ 32-2
32.3.1
I
2
C Master Write (Slave Read).................................................................................. 32-3
32.3.2
I
2
C Loopback Testing ................................................................................................ 32-4
32.3.3
I
2
C Master Read (Slave Write).................................................................................. 32-4
32.3.4
I
2
C Multi-Master Considerations .............................................................................. 32-5
32.4
I
2
C Registers .................................................................................................................. 32-5
32.4.1
I
2
C Mode Register (I2MOD)..................................................................................... 32-6
32.4.2
I
2
C Address Register (I2ADD).................................................................................. 32-7
32.4.3
I
2
C Baud Rate Generator Register (I2BRG) ............................................................. 32-7
32.4.4
I
2
C Event/Mask Registers (I2CER/I2CMR) ............................................................. 32-7
32.4.5
I
2
C Command Register (I2COM).............................................................................. 32-8
32.5
I
2
C Parameter RAM....................................................................................................... 32-9
32.6
I
2
C Commands............................................................................................................. 32-11
32.7
I
2
C Buffer Descriptor (BD) Tables .............................................................................. 32-11
32.7.1
I
2
C Buffer Descriptors (BDs) .................................................................................. 32-12
32.7.1.1
I
2
C Receive Buffer Descriptor (RxBD)............................................................... 32-12
32.7.1.2
I
2
C Transmit Buffer Descriptor (TxBD) ............................................................. 32-13
Chapter 33
Parallel Interface Port (PIP)
33.1
Features .......................................................................................................................... 33-1
33.2
Core Control vs. CP Control.......................................................................................... 33-2
33.2.1
Core Control .............................................................................................................. 33-2
33.2.2
CP Control ................................................................................................................. 33-2
33.3
The PIP Parameter RAM ............................................................................................... 33-3
33.3.1
PIP Transmitter Parameter RAM............................................................................... 33-3
33.3.1.1
PIP Function Code Register (PFCR) ..................................................................... 33-4
33.3.1.2
Status Mask Register (SMASK) ............................................................................ 33-4
33.3.2
PIP Receiver Parameter RAM ................................................................................... 33-5
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...