MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
VI-1
Part VI
Asynchronous Transfer Mode (ATM)
Intended Audience
This part is intended for system designers who need to use the MPC885 asynchronous transfer mode
capabilities. It assumes a basic understanding of the PowerPC exception model, the MPC885 interrupt
structure, the MPC885 communications processor module (CPM) with a particular emphasis on the SCCs,
and a working knowledge of ATM. A complete discussion of these protocols is beyond the scope of this
book.
Contents
This part describes the MPC885 implementation of asynchronous transfer mode (ATM). It contains the
following chapters:
•
Chapter 36, “ATM Overview,”
gives a high-level description of the MPC885 ATM
implementation, which adds major new features available in enhanced SAR (ESAR) mode,
including multiple APC priority levels, port-to-port switching, simultaneous MII (100Base-T) and
UTOPIA (half-duplex) capability, relocatable parameter RAM for both SPI and I
2
C, full-duplex
UTOPIA both master (ATM side) and slave (PHY side) operation using a split bus
•
Chapter 37, “Buffer Descriptors and Connection Tables,”
describes the structure and configuration
of the buffer descriptors (BDs) and the transmit and receive connection tables (TCTs and RCTs)
used with ATM.
•
Chapter 38, “ATM Parameter RAM,”
describes how the parameter RAM is used to configure the
SCCs for serial ATM and the UTOPIA interface. The CP also uses parameter RAM to store
operational and temporary values used during SAR activities.
•
Chapter 39, “ATM Controller,”
describes the address mapping mechanisms of the ATM controller
to support connection tables for both single- and multi-PHY interfaces, and the commands
provided to control ATM transmit and receive operations on a channel-by-channel basis.
•
Chapter 40, “ATM Pace Control,”
describes how the ATM pace control unit (APC) processes
traffic parameters of each channel and defines the multiplex timing for all the channels.
•
Chapter 41, “ATM Exceptions,”
describes how the circular ATM interrupt queue operates with an
event register (SCCE or IDSR1) to provide an interrupt model for ATM operations.
•
Chapter 42, “Interface Configuration,”
describes the programming of registers and parameters for
ATM operations through both the UTOPIA and serial interfaces.
•
Chapter 43, “UTOPIA Interface,”
describes how the MPC885 supports classic SAR MPHY ATM
operation, including the UTOPIA modes and the signals provided for UTOPIA support.
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...