Serial Management Controllers (SMCs)
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
29-35
Table 29-21
describes SMC C/I channel RxBD fields.
29.5.8
SMC GCI C/I Channel TxBD
The GCI C/I channel TxBD, shown in
Figure 29-19
, is used by the CP to report on the C/I channel transmit
byte. The TxBD itself contains the C/I data to be sent.
Table 29-22
describes SMC C/I channel TxBD fields.
29.5.9
SMC GCI Event Register (SMCE)/Mask Register (SMCM)
The SMCE generates interrupts and reports events recognized by the SMC channel. When an event is
recognized, the SMC sets its corresponding SMCE bit. SMCE bits are cleared by writing ones; writing
zeros has no effect. SMCM has the same bit format as SMCE. Setting an SMCM bit enables, and clearing
an SMCM bit disables, the corresponding interrupt Unmasked bits must be cleared before the CP clears
the internal interrupt request to the CP interrupt controller (CPIC).
Figure 29-20
shows the SMCE/SMCM
register format.
Table 29-21. SMC C/I Channel RxBD Field Descriptions
Bits
Name
Description
0
E
Empty.
0 Cleared by the CP to indicate that the byte associated with this BD is available to the core.
1 The core sets E to indicate that the byte associated with this BD has been read.
Note that additional data received is discarded until E bit is set.
1–7
—
Reserved, should be cleared.
8–13
C/I
Data
Command/indication data bits. For C/I channel 0, bits 10–13 contain the 4-bit data field and bits 8–9
are always written with zeros. For C/I channel 1, bits 8–13 contain the 6-bit data field.
14–15
—
Reserved, should be cleared.
0
1
7
8
13
14
15
0
R
—
C/I Data
—
Figure 29-19. SMC C/I Channel
TxBD
Table 29-22. SMC C/I Channel TxBD Field Descriptions
Bits
Name
Description
0
R
Ready.
0 Cleared by the CP after transmission to indicate that the BD is available to the core.
1 Set by the core when data associated with this BD is ready for transmission.
1–7
—
Reserved, should be cleared.
8–13
C/I Data
Command/indication data bits. For C/I channel 0, bits 10–13 hold the 4-bit data field (bits 8 and 9
should be written with zeros). For C/I channel 1, bits 8–13 contain the 6-bit data field.
14–15
—
Reserved, should be cleared.
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...