SCC BISYNC Mode
MPC885 PowerQUICC Family Reference Manual, Rev. 2
26-8
Freescale Semiconductor
Table 26-5
describes BSYNC fields.
26.8
SCC BISYNC DLE Register (BDLE)
The BDLE register is used to define the BISYNC stripping and insertion of DLE characters. When an
underrun occurs while a message is being sent in transparent mode, the BISYNC controller inserts
DLE-SYNC pairs until the next buffer is available for transmission.
In transparent mode, the receiver discards any DLE character received and excludes it from the BCS if the
valid bit (BDLE[V]) is set. If the second character is SYNC, the controller discards it and excludes it from
the BCS. If it is a DLE, the controller writes it to the buffer and includes it in the BCS. If it is not a DLE
or SYNC, the controller examines the control character table and acts accordingly. If the character is not
in the table, the buffer is closed with the DLE follow character error bit set. If the valid bit is not set, the
receiver treats the character as a normal character. When using 7-bit characters with parity, the parity bit
should be included in the DLE register value.
Table 26-6
describes BDLE fields.
26.9
Sending and Receiving the Synchronization Sequence
The BISYNC channel can be programmed to send and receive a synchronization pattern defined in the
DSR. GSMR_H[SYNL] defines pattern length, as shown in
Table 26-7
. The receiver synchronizes on this
Table 26-5. BSYNC Field Descriptions
Bits
Name Description
0
V
Valid. If V = 1 and the receiver is not in hunt mode when a SYNC character is received, this character
is discarded.
1–7
—
All zeros
8–15
SYNC
SYNC character
0
1
2
3
4
5
6
7
8
15
Field
V
0
0
0
0
0
0
0
DLE
Reset
Undefined
R/W
R/W
Addr
SCC Base + 0x40
Figure 26-4. BISYNC DLE (BDLE)
Table 26-6. BDLE Field Descriptions
Bits
Name Description
0
V
Valid. If V = 1 and the receiver is not in hunt mode when a SYNC character is received, this character
is discarded.
1–7
—
All zeros
8–15
DLE
DLE character
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...