MPC885 PowerQUICC Family Reference Manual, Rev. 2
Index-6
Freescale Semiconductor
Compare instructions, D-18
Completion queue timing, full, 9-3
Connection tables
ATM
receive
port-to-port, 37-15
receive and transmit, 37-10
transmit port-to-port, 37-24
ATM transmit, 37-20
ATM transmit extensions, 37-27
Context synchronization, 5-6
Conventions
notational, 1-lxxxix, 9-1, 11-2, 16-2, 35-2, 44-1, 45-1, 52-1
terminology, 1-xciii, Part II-5
Copyback buffer, 7-14
Core structure, basic, 3-5
COUNTA/COUNTB (breakpoint counter value and control)
registers, 53-42
Countdown mechanism, 44-12
CP controller configuration register (RCCR), 42-6
CP timer, 42-2
CPCR (CP command register), 18-7
CPCR (CPM command register), 31-28
CPIC, see CPM interrupt controller
CPM
command register (CPCR), 39-22
CPM interrupt controller (CPIC)
calculating interrupt vectors, 35-5
features, 35-1
generating interrupt vectors, 35-5
highest priority interrupt, 35-4
interrupt handler examples, 35-10
masking interrupt sources, 35-4
nested interrupts, 35-4
overview, 35-1
registers, 35-6
source priorities, 35-2
CPM see Communications processor module (CPM)
CR (cancel reservation) signal, 12-5, 12-27
CR (condition register), 4-2
Crypto-channel, 46-5
configuration register, 50-2
current descriptor pointer register, 50-4, 50-10
fetch register, 50-11
interrupts, 50-13
pointer status register, 50-4
registers, 50-2
CSn (chip select) signals, 12-6, 12-28
D
Data and control signals
UTOPIA, 42-5
Data bus
contents for write cycles, 13-25
requirements for read cycles, 13-25
Data cache miss timing, 9-3
Data Encryption Standard execution units (DEUs), 46-5, 48-2
DC_ADR (data cache address) register, 7-13
DC_CST (data cache control and status) register, 7-11
DC_CST commands, 7-15
DC_DAT (data cache data port) register, 7-13
DCMR (DMA channel mode register), 19-8
Debug mode
development support, 53-30
operation, 53-19
Debug port hard/soft reset, 11-3
Debug support, 7-27
DEC (decrementer) register, 10-22
Decrementer, 10-22
DER (debug enable register), 53-44
Descriptor
buffer, 50-4
chaining, 49-5
classes, 49-7
Descriptor controller intialization
Fast Ethernet controller, 45-34
Descriptor structure, 49-1
DEU
data size register, 48-4
EU_GO register, 48-11
FIFOs, 48-12
interrupt control register, 48-9
interrupt status register, 48-7
IV register, 48-12
key registers, 48-12
key size register, 48-3
mode register, 48-2
register map, 48-2
reset control register, 48-5
status register, 48-6
Development port shift register, 53-25
Development system interface
checkstop state and debug mode, 53-22
debug mode operation, 53-19
development port communication, 53-24
fast download procedure, 53-32
freeze indication, 53-25
overview, 53-17
programming model, 53-33
registers, 53-25
signals, 53-24
DFCR (destination function code registers), 19-12
Digital phase-locked loop (DPLL) operation, 21-21
Dispatching instructions, 3-9
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...