Serial Interface
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
20-19
The following series of figures show timing examples.
Figure 20-14
and
Figure 20-15
show the effects of
changing the delay from frame sync to data valid.
Figure 20-14. One Clock Delay from Sync to Data (
x
FSD = 01)
Figure 20-15. No Delay from Sync to Data (
x
FSD = 00)
13, 29
GM
x
Grant mode for TDMa/b
0 GCI/SCIT mode. The GCI/SCIT D channel grant mechanism for transmission is supported
internally. The grant is signalled by one bit of the Rx frame and is marked by setting
SIRAM[CSEL] to 111 to assert an internal strobe. See
Section 20.2.6.2.2, “SCIT Mode
1 IDL mode. A grant mechanism is supported if the corresponding SICR[GR
n] are set. The grant
is a sample of the L1GR
x signal while L1TSYNCx is asserted. This grant mechanism implies
the IDL access controls transmission on the D channel. See
Section 20.2.5.2, “Programming
the IDL Interface
.”Note that if GMa = 1, then the RTS4 signal on ports B and C functions as
L1RQa. (The RTS4 function is still available on port D.)
Note that if GMb = 1, then the RTS3 signal on ports B and C functions as L1RQb. (The RTS3
function is still available on port D.)
14–15,
30–31
TFSD
x
Transmit frame sync delay for TDMa/b. Determines the delay between the Tx sync and the first
bit of the Tx frame. If CRT
x is set, the Rx sync is used as the common sync, and the TFSDx bits
refer to this common sync.
00 No bit delay. The first bit of the frame is sent on the same clock as the sync.
01 1-bit delay
10 2-bit delay
11 3-bit delay
Table 20-5. SIMODE Field Descriptions (continued)
Bits
Name
Description
L1CLK
Data
(CE=0)
L1SYNC
(FE=1)
Bit-0
Bit-1
Bit-2
Bit-3
Bit-4
Bit-0
One Clock Delay from Sync Latch to First Bit of Frame
Bit-5
End of Frame
L1CLK
Data
(CE=0)
L1SYNC
(FE=1)
Bit-0
Bit-1
Bit-2
Bit-3
Bit-4
No Delay from Sync Latch to First Bit of Frame
Bit-2
Bit-1
Bit-0
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...