External Signals
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
12-33
BADDR30
REG
Hi-Z
D8
Output
Burst Address 30—This output duplicates the value of A30 when
the following is true:
• An internal master in the MPC875 initiates a transaction on the
external bus.
• An asynchronous external master initiates a transaction.
• A synchronous external master initiates a single beat
transaction.
The memory controller uses BADDR30 to increment the address
lines that connect to memory devices when a synchronous
external master or an internal master initiates a burst transfer.
Register—When an internal master initiates an access to a slave
under control of the PCMCIA interface, this signal duplicates the
value of TSIZ0/REG. When an external master initiates an
access, REG is output by the PCMCIA interface (if it must handle
the transfer) to indicate the space in the PCMCIA card being
accessed.
BADDR[28:29
]
Hi-Z
E8, C5
Output
Burst Address—Outputs that duplicate A[28:29] values when one
of the following occurs:
• An internal master in the MPC875 initiates a transaction on the
external bus.
• An asynchronous external master initiates a transaction.
• A synchronous external master initiates a single beat
transaction.
The memory controller uses these signals to increment the
address lines that connect to memory devices when a
synchronous external or internal master starts a burst transfer.
AS
Hi-Z
C7
Input
Address Strobe—Input driven by an external asynchronous
master to indicate a valid address on A[0:31]. The MPC875
memory controller synchronizes AS and controls the memory
device addressed under its control.
PA[15]
USBRXD
Hi-Z
P14
Bidirectional General-Purpose I/O Port A Bit 15—Bit 15 of the general-purpose
I/O port A.
USBRXD —Receive data. Input to the USB receiver from the
differential line receiver.
PA[14]
USBOE
Hi-Z
U16
Bidirectional
(optional:
open-drain)
General-Purpose I/O Port A Bit 14—Bit 14 of the general-purpose
I/O port A.
USBOE—Output enable. Enables the transceiver to send data on
the bus.
PA[11]
RXD4
MII1-TXD0
RMII1-TXDO
Hi-Z
R9
Bidirectional
(optional:
open-drain)
General-Purpose I/O Port A Bit 11—Bit 11 of the general-purpose
I/O port A.
RXD4—Receive data input for SCC4.
MII1-TXD0—Media independent interface 1, transmit data 0.
RMII1-TXD0—Reduced media-independent interface 1, transmit
data 0.
Table 12-2. MPC875/MPC870 Signal Descriptions (continued)
Name
Hard
Reset
Number
Type
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...