Memory Management Unit
MPC885 PowerQUICC Family Reference Manual, Rev. 2
8-18
Freescale Semiconductor
8.8.5
DMMU Tablewalk Control Register (MD_TWC)
The DMMU tablewalk control register (MD_TWC), shown in
Figure 8-10
, contains the level-two pointer
and access protection group of an entry to be loaded into the TLB.
28–29
PS
Page size level-one
00 Small (4 or 16 Kbyte. See MI_RPN[SPS]) Default for ITLB miss
01 512 Kbyte
10 Reserved
11 8 Mbyte
30
—
Reserved. Ignored on write, returns 0 on read.
31
V
Entry valid bit
0 Entry is not valid
1 Entry is valid. Default value on ITLB miss.
0
15
Field
L2TB
Reset
—
R/W
R/W
16
19
20
22
23
26
27
28
29
30
31
Field
L2TB
—
APG
G
PS
WT
V
Reset
—
R/W
R/W
SPR
797
Figure 8-10. DMMU Tablewalk Control Register (MD_TWC)
Table 8-10. MI_TWC Field Descriptions (continued)
Bits
Name
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...