External Signals
MPC885 PowerQUICC Family Reference Manual, Rev. 2
12-6
Freescale Semiconductor
BR
Hi-Z
D11
Bidirectional Bus Request—Asserted low when a possible master is
requesting ownership of the bus. When the MPC885 is
configured to work with the internal arbiter, this signal is
configured as an input. When the MPC885 is configured to work
with an external arbiter, this signal is configured as an output.
BG
Hi-Z
C11
Bidirectional Bus Grant—Asserted low when the arbiter of the external bus
grants the bus to a specific device. When the MPC885 is
configured to work with the internal arbiter, BG is configured as
an output and asserted every time the external master asserts
BR and its priority request is higher than any internal sources
requiring a bus transfer. However, when the MPC885 is
configured to work with an external arbiter, BG is an input.
BB
Hi-Z
B11
Bidirectional
active
pull-up
Bus Busy—Asserted low by a master to show that it owns the
bus. The MPC885 asserts BB after the arbiter grants it bus
ownership and BB is negated.
FRZ
IRQ6
See
Table 12-3
D10
Bidirectional Freeze—Output asserted to indicate that the core is in debug
mode.
Interrupt Request 6—One of eight external inputs that can
request (by means of the internal interrupt controller) a service
routine from the core.
IRQ0
Hi-Z
N4
Input
Interrupt Request 0—One of eight external inputs that can
request (by means of the internal interrupt controller) a service
routine from the core.
IRQ1
Hi-Z
P3
Input
Interrupt Request 1—One of eight external inputs that can
request (by means of the internal interrupt controller) a service
routine from the core.
IRQ7
Hi-Z
P4
Input
Interrupt Request 7—One of eight external inputs that can
request (by means of the internal interrupt controller) a service
routine from the core.
CS[0:5]
High
B14, C14,
A15, D14,
C16, A16
Output
Chip Select—These outputs enable peripheral or memory
devices at programmed addresses if they are appropriately
defined. CS0 can be configured to be the global chip-select for
the boot device.
CS6
CE1_B
High
D15
Output
Chip Select 6—This output enables a peripheral or memory
device at a programmed address if defined appropriately in the
BR6 and OR6 in the memory controller.
Card Enable 1 Slot B—This output enables even byte transfers
when accesses to the PCMCIA slot B are handled under the
control of the PCMCIA interface.
CS7
CE2_B
High
B16
Output
Chip Select 7—Output that enables a peripheral or memory
device at a programmed address if defined appropriately in the
BR7 and OR7 in the memory controller.
Card Enable 2 Slot B—Output that enables odd byte transfers
when accesses to the PCMCIA slot B are handled under the
control of the PCMCIA interface.
Table 12-1. MPC885/MPC880 Signal Descriptions (continued)
Name
Hard
Reset
Number
Type
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...