SCC UART Mode
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
22-21
Table 22-12
describes SCCE fields for UART mode.
Table 22-12. SCCE/SCCM Field Descriptions for UART Mode
Bit
Name
Description
0–2
—
Reserved, should be cleared.
3
GLR
Glitch on Rx. Set when the SCC encounters an Rx clock glitch.
4
GLT
Glitch on transmit. Set when the SCC encounters a Tx clock glitch.
5
—
Reserved, should be cleared.
6
AB
Autobaud. Set when an autobaud lock is detected. The core should rewrite the baud rate generator
with the precise divider value. See
Section 20.4, “Baud Rate Generators (BRGs).”
7
IDL
Idle sequence status changed. Set when the channel detects a change in the serial line. The line’s
real-time status can be read in SCCS[ID]. Idle is entered when a character of all ones is received; it
is exited when a zero is received.
8
GRA
Graceful stop complete. Set as soon as the transmitter finishes any buffer in progress after a
GRACEFUL
STOP
TRANSMIT
command is issued. It is set immediately if no buffer is in progress.
9
BRKE
Break end. Set when an idle bit is received after a break sequence.
10
BRKS
Break start. Set when the first character of a break sequence is received. Multiple BRKS events are
not received if a long break sequence is received.
11
—
Reserved, should be cleared.
12
CCR
Control character received and rejected. Set when a control character is recognized and stored in
the receive control character register RCCR.
13
BSY
Busy. Set when a character is received and discarded due to a lack of buffers. In multidrop mode,
the receiver automatically enters hunt mode; otherwise, reception continues when a buffer is
available. The latest point that an RxBD can be changed to empty and guarantee avoiding the busy
condition is the middle of the stop bit of the first character to be stored in that buffer.
14
TX
Tx event. Set when a buffer is sent. If TxBD[CR] = 1, TX is set no sooner than when the last stop bit
of the last character in the buffer begins transmission. If TxBD[CR] = 0, TX is set after the last
character is written to the Tx FIFO. TX also represents a CTS lost error; check TxBD[CT].
15
RX
Rx event. Set when a buffer is received, which is no sooner than the middle of the first stop bit of the
character that caused the buffer to close. Also represents a general receiver error (overrun, CD lost,
parity, idle sequence, and framing errors); the RxBD status and control fields indicate the specific
error.
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...