MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
Index-5
management instructions, D-25
memory/cache access attributes, 7-17
write-back mode, 7-25
write-through mode, 7-24
CAM method
address mapping, 39-5
Cascaded mode, 17-7
Cell delineation, ATM serial mode, 36-10
Cell payload scrambling, 36-10
Centronics interface, seeParallel interface port
Channel aliasing
prevention
ATM
first-level, 39-4
Channel reset, 50-14
Checkstop reset, 11-3
Chip-select machine, 15-18
Chip-select signals, 15-41
CICR (CPM interrupt configuration register), 35-6
CIMR (CPM interrupt mask register), 35-9
CIPR (CPM interrupt pending register), 35-8
CISR (CPM interrupt in-service register), 35-9
CIVR (CPM interrupt vector register), 35-9
CLAMP instruction, 54-7
Clock dividers, low-power, 14-9
Clock glitch detection, 21-25
Clocking and Pin Functions, 31-2
Clocks
baud rate generator, 14-13
development port serial communications clock mode,
53-26
general, 14-8
I2C controller clocking, 32-2
overview, 14-1
SCC clock glitch detection, 21-25
serial peripheral interface
SPI clocking functions, 30-2
SPI transfers with different clocking modes, 30-7
synchronization, 14-13
Collision handling, FEC, 45-8
Command
SPI, 31-28
Commands
ATM, 39-21
CPCR register, 39-22
FEC command set, 45-6
Communications processor (CP)
command execution latency, 18-10
communicating with peripherals, 18-2
communicating with the core, 18-2
dual-port RAM, 18-10
features list, 18-1
host command opcodes, 18-8
microcode revision number, 18-4
overview, 18-1
parameter RAM, 18-13
PWM mode, 18-18
registers, 18-5
RISC timer initialization, 18-18
RISC timer tables, 18-14
SET TIMER command, 18-15
tracking CP loading, 18-19
Communications processor module (CPM), 33-19, 33-20,
33-21
ATM controller
address compression, 39-2
CPM interrupt controller
calculating interrupt vectors, 35-5
features, 35-1
generating interrupt vectors, 35-5
highest priority interrupt, 35-4
interrupt handler examples, 35-10
masking interrupt sources, 35-4
nested interrupts, 35-4
overview, 35-1
registers, 35-6
source priorities, 35-2
features list, 17-2
parallel interface port
block diagram, 33-2
buffer descriptors, 33-12
BUSY signal (Centronics interface), 33-17
Centronics receive errors, 33-22
Centronics receiver, 33-21
control character table, 33-6
CP commands, 33-14
handshaking I/O modes, 33-15
interlocked handshake mode, 33-15
overview, 33-1
parameter RAM, 33-3
pulsed handshake mode, 33-16
RCCM/RCCR, 33-6
registers, 33-4, 33-8
transparent transfers, 33-19
timers
block diagram, 17-5
features list, 17-5
general-purpose, 17-4
initialization examples, 17-11
operation, 17-5
registers, 17-8
Communications processor module (CPM), 33-1
Communications processor timing register (CPTR), 45-11
Comparator value (CMPA–CMPH) registers, 53-35
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...