Memory Controller
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
15-21
Figure 15-16. GPCM Peripheral Device Interface
Figure 15-17
shows CS as defined by the setup time required between the address lines and CE. The user
can configure ORx[ACS] to specify CS to meet this requirement.
Figure 15-17. GPCM Peripheral Device Basic Timing (ACS = 1x and TRLX = 0)
15.5.1.2
Chip-Select and Write Enable Deassertion Timing
Figure 15-18
shows a basic connection between the MPC885 and a static memory device. Here, CS is
connected directly to CE of the memory device. The WE signals are connected to the respective W signal
in the memory device where each WE corresponds to a different data byte.
Address
CE
R/W
Data
Peripheral
Data
R/W
CS
Address
MPC885
Clock
Address
TS
TA
CS
R/W
Data
ACS = 11
ACS = 10
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...