System Development and Debugging
MPC885 PowerQUICC Family Reference Manual, Rev. 2
53-44
Freescale Semiconductor
53.5.2.2
Debug Enable Register (DER)
The DER, shown in
Figure 53-23
, lets the user selectively enable events that can cause the processor to
enter debug mode. Its reset value is 0x0200_2000.
17
SEI
Implementation-dependent software emulation interrupt. Set when the floating-point
assist interrupt is asserted. Causes debug mode entry if debug mode is enabled and the
corresponding enable bit is set.
18
ITLBMS
Implementation-specific ITLB miss. Set as a result of an ITLB miss. Causes debug mode
entry if debug mode is enabled and the corresponding enable bit is set.
19
DTLBMS
Implementation-specific DTLB miss. Set as a result of an DTLB miss. Causes debug
mode entry if debug mode is enabled and the corresponding enable bit is set.
20
ITLBER
Implementation-specific ITLB error. Set as a result of an ITLB error. Causes debug mode
entry if debug mode is enabled and the corresponding enable bit is set.
21
DTLBER
Implementation-specific DTLB error. Set as a result of an DTLB error. results in debug
mode entry if debug mode is enabled and the corresponding enable bit is set.
22–27
—
Reserved
28
LBRK
Load/store breakpoint interrupt bit. Set as a result of the assertion of an load/store
breakpoint. Causes debug mode entry if debug mode is enabled and the corresponding
enable bit is set.
29
IBRK
Instruction breakpoint interrupt bit. Set as a result of the assertion of an instruction
breakpoint. Causes debug mode entry if debug mode is enabled and the corresponding
enable bit is set.
30
EBRK
External breakpoint interrupt bit (development port, internal or external modules). Set as
a result of the assertion of an external breakpoint. Causes debug mode entry if debug
mode is enabled and the corresponding enable bit is set.
31
DPI
Development port interrupt bit. Set by the development port as a result of a debug station
nonmaskable request or when entering debug mode immediately out of reset. Causes
debug mode entry if debug mode is enabled and the corresponding enable bit is set.
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
Field
— RSTE CHSTPE
MCIE
—
EXTIE ALIE PRIE FPUVIE DECIE
—
SYSIE
TRE
—
Reset 0
0
0
0
00
1
0
0
0
0
00
0
0
0
R/W
R/W
Bit
16
17
18
19
20
21
22
27
28
29
30
31
Field
— SEIE ITLBMSE DTLBMSE ITLBERE DTLBERE
—
LBRKE
IBRKE EBRKE DPIE
Reset 0
0
1
0
0
0
00_0000
0
0
0
0
R/W
R/W
SPR
149
Figure 53-23. Debug Enable Register (DER)
Table 53-24. ICR Field Descriptions (continued)
Bits
Name
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...