MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
lv
Figures
Figure
Number
Title
Page
Number
17-7
Timer Reference Registers (TRR1–TRR4)......................................................................... 17-10
17-8
Timer Capture Registers (TCR1–TCR4) ............................................................................ 17-10
17-9
Timer Counter Registers (TCN1–TCN4)............................................................................ 17-10
17-10
Timer Event Registers (TER1–TER4) ................................................................................ 17-11
18-1
Communications Processor (CP) Block Diagram................................................................. 18-2
18-2
CPM Configuration Register (CPMCFG)............................................................................. 18-4
18-3
RISC Controller Configuration Register (RCCR) ................................................................ 18-5
18-4
RISC Microcode Development Support Control Register (RMDS)..................................... 18-7
18-5
CP Command Register (CPCR)............................................................................................ 18-7
18-6
Dual-Port RAM Block Diagram ......................................................................................... 18-11
18-7
Dual-Port RAM Memory Map............................................................................................ 18-12
18-8
RISC Timer Table RAM Usage .......................................................................................... 18-15
18-9
RISC Timer Command Register (TM_CMD) .................................................................... 18-16
18-10
RISC Timer Event Register (RTER)/Mask Register (RTMR)............................................ 18-17
19-1
MPC885 SDMA Data Paths ................................................................................................. 19-2
19-2
SDMA U-Bus Arbitration (Cycle Steal) ............................................................................... 19-4
19-3
SDMA Configuration Register (SDCR) ............................................................................... 19-4
19-4
SDMA Status Register (SDSR) ............................................................................................ 19-5
19-5
DMA Channel Mode Register (DCMR) ............................................................................... 19-8
19-6
IDMA Status Registers (IDSR1/IDSR2) .............................................................................. 19-9
19-7
IDMAx Channel’s BD Table............................................................................................... 19-10
19-8
IDMA Buffer Descriptor Structure ..................................................................................... 19-11
19-9
Function Code Registers—SFCR and DFCR ..................................................................... 19-12
19-10
SDACK Timing Diagram: Single-Address
Peripheral Write, Externally Generated TA ................................................................... 19-17
19-11
SDACK Timing Diagram: Single-Address
Peripheral Write, Internally Generated TA .................................................................... 19-17
19-12
SDACK Timing Diagram: Single-Address
Peripheral Read, Internally Generated TA ..................................................................... 19-18
20-1
MPC885 SI Block Diagram .................................................................................................. 20-2
20-2
Various Configurations of a TDM Channel .......................................................................... 20-5
20-3
Dual TDM Channel Example ............................................................................................... 20-6
20-4
Enabling Connections through the SI ................................................................................... 20-8
20-5
SI RAM Partitioning Using TDMa with Static Frames ........................................................ 20-9
20-6
SI RAM—Two TDMs with Static Frames.......................................................................... 20-10
20-7
SI RAM Dynamic Changes with TDMa and TDMb .......................................................... 20-11
20-8
SI RAM Partitioning Using TDMa with Dynamic Frames ................................................ 20-12
20-9
SI RAM Partitioning Using Two TDMs with Dynamic Frames......................................... 20-12
20-10
SIRAM Entry ...................................................................................................................... 20-13
20-11
Example Using SI RAMn[SWTR] ..................................................................................... 20-14
20-12
SI Global Mode Register (SIGMR) .................................................................................... 20-16
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...