External Bus Interface
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
13-5
Data
D[0:31]
Data Bus
32
The data bus has the following byte lane assignments:
Data Byte
Byte Lane
D[0:7]
0
D[8:15]
1
D[16:23]
2
D[24:31]
3
O
Driven by the MPC885 when it is external bus master and it initiated a write transaction
to a slave device. For single-beat transactions, the byte lanes not selected for the transfer
by the A[30:31] and TSIZ[0:1] will not supply valid data.
I
Driven by the slave in a read transaction. For single-beat transactions, the byte lanes not
selected for the transfer by the A[30:31] and TSIZ[0:1] will not be sampled by the
MPC885
Transfer Cycle Termination
TA
Transfer
Acknowledge
1
I
Driven by the slave device to which the current transaction is addressed. Indicates that
the slave received the data on the write cycle or returned data on the read cycle. If the
transaction is a burst, TA should be asserted for each beat.
O
Driven by the MPC885 when the slave device is controlled by the on-chip memory
controller or PCMCIA interface.
TEA
Transfer Error
Acknowledge
1
I
Driven by the slave device to which the current transaction is addressed. Indicates that
an error condition occurred during the bus cycle.
O
Driven by the MPC885 when the internal bus monitor detects a bus error.
BI
Burst Inhibit
1
I
Driven by the slave device to which the current transaction was addressed. Indicates that
the current slave does not support burst mode.
O
Driven by the MPC885 when the on-chip memory controller controls the slave.
Arbitration
BR
Bus Request
1
I
Asserting BR when the internal arbiter is enabled indicates an external master is
requesting the bus.
O
The MPC885 drives BR when the internal arbiter is disabled.
BG
Bus Grant
1
O
When the internal arbiter is enabled, the MPC885 asserts BG to indicate that an external
master may assume bus mastership and begin a bus transaction. The device requesting
bus mastership should qualify BG to ensure it is the bus owner:
Qualified BG = BG & ~BB
I
When the internal arbiter is disabled, BG is sampled and properly qualified by the
MPC885 when an external bus transaction is to be executed by the chip.
Table 13-1. MPC885 Signal Overview (continued)
Signal Pins
I/O
1
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...