Buffer Descriptors and Connection Tables
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
37-25
0x20
(cont.)
12
CR10
Perform CRC10 (AAL0 only). This bit enables CRC10 calculation on the
transmit cell payload for OAM support according to the ITU specification I.610.
0 Do not perform CRC10.
1 Perform CRC10 and insert the result into the CRC field (the last 10 bits of
the OAM cell payload).
13
CDIS
Channel disable status. Set by the
STOP
TRANSMIT
(abort) command; cleared
by the
RESTART
TRANSMIT
command.
0 Transmission is enabled.
1 Transmission is disabled.
Note that the user should not modify this bit directly; that is, the
STOP
TRANSMIT
and
RESTART
TRANSMIT
commands should be used to control the CDIS bit.
However, CDIS should be cleared during initialization.
14–15
—
Reserved, should be cleared during initialization.
0x22–0X27
—
—
Reserved, should be cleared during initialization.
0x28
—
—
Reserved, should be cleared during initialization.
0x2A–0X2D
—
—
Reserved, should be cleared during initialization.
0x2E
—
PTP_BD_PTR PTP BD pointer. Points to the current BD in the PTP BD table. The actual
address of the current BD is (PTP_BD_PTR x 4) + TBDBASE (where
TBDBASE is the base pointer to the TxBD memory space). Initialize
PTP_BD_PTR to the same value as PTP_BASE.
Note that PTP_BD_PTR is a word-aligned offset pointer from TBDBASE; that
is, it provides bits [14–29] of the offset, and bits [30–31] are always 00.
PTP_BD_PTR should be initialized to PTP_BASE.
0x30
—
PTP_BASE
PTP_BASE points to the shared PTP BD table used for switching the channel.
PTP RCT[PTP_BASE] of the corresponding receive channel number
(assigned in PTP_TX_CH) should point to the same PTP BD table.
The actual address of the first BD in the table is (PTP_BASE x 4) plus the
offset value TBDBASE in parameter RAM; see
Chapter 38, “ATM Parameter
RAM.”
Note that PTP_BASE is a word-aligned offset pointer from TBDBASE; that is,
it provides bits [14–29] of the offset, and bits [30–31] are always 00.
Table 37-6. PTP TCT Field Descriptions (continued)
CT Offset
Bits
Name
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...