SEC Lite Crypto-Channel
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
50-3
27
WE
0
Writeback_Enable. This bit determines if the crypto-channel is allowed to notify
the host of the completion of descriptor processing by setting (writing back) a
DONE bit in the descriptor header. This enables the host to poll the memory
location of the original descriptor header to determine if that descriptor has
been completed.
0 Descriptor header writeback notification is disabled.
1 Descriptor header writeback notification is enabled.
Header write back notification will occur at the end of every descriptor if
NOTIFICATION_TYPE is set to end-of-descriptor and Writeback_Enable is set.
Write back will occur only after the last descriptor in the chain (Next Descriptor
Pointer is NIL) if NOTIFICATION_TYPE is set to end-of-chain.
WARNING
The SEC Lite is capable ONLY of performing initiator write cycles to 32-bit-word
aligned addresses. Enabling header write back when the SEC Lite fetches a
descriptor from a non-aligned location will yield unpredictable results.
28
NE
0
Fetch next descriptor enable. This bit determines if the crypto-channel is
allowed to request a transfer of the next descriptor, in a multi-descriptor chain,
into its descriptor buffer.
0 Disable fetching of next descriptor when crypto-channel has finished
processing the current one.
1 Enable fetching of next descriptor when crypto-channel has finished
processing the current one.
The address of the next descriptor in a multi-descriptor chain is either the
contents of the next descriptor pointer in the descriptor buffer or the contents of
the fetch register. Only if both of these registers are NIL upon completion of the
descriptor currently being processed will that descriptor be considered the end
of the chain.
29
NT
0
Channel DONE notification type. This bit controls when the crypto-channel will
generate channel DONE notification.
0 End-of-chain–The crypto-channel will generate channel done notification (if
enabled) when it completes the processing of the last descriptor in a
descriptor chain. The last descriptor is identified by having NIL loaded into
both the next descriptor pointer in the descriptor buffer and the fetch register.
1 End-of-descriptor–The crypto-channel will generate channel done notification
(if enabled) at the end of every data descriptor it processes
Channel DONE notification can take the form of an interrupt or modified header
writeback or both, depending on the state of the INTERRUPT_ENABLE and
WRITEBACK_ENABLE control bits.
Table 50-1. Crypto-Channel Configuration Register Fields (continued)
Bits
Name
Reset Value
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...