MPC885 PowerQUICC Family Reference Manual, Rev. 2
Index-10
Freescale Semiconductor
multiply-add, D-20
rounding and conversion, D-20
functional categories, D-17
HI-Z, 54-7
icbi, 7-17
illegal, 5-4
instruction field conventions, 1-xciii, Part II-6
instruction timing, 9-1
integer
arithmetic, 5-7, D-17
byte-reverse, 5-12
compare, 5-8, D-18
load, 5-11, D-21
load/store address generation, 5-11
load/store multiple, 5-13
load/store string, 5-13
logical, 5-9, D-18
multiple, D-22
rotate and shift, 5-10, D-18–D-19
store, 5-12, D-21
isync, 7-9
load and store
byte-reverse instructions, D-22
integer multiple instructions, D-22
string instructions, D-22
load/store
byte-reverse, 5-12
integer load/store address generation, 5-11
load, 5-11
multiple, 5-13
store, 5-12
string, 5-13
lwarx, 7-26
memory control, D-25
OEA, 5-21
VEA, 5-19
memory synchronization, D-22
UISA, 5-16
VEA, 5-18
mfspr, 7-6, 7-11
mtspr, 7-6, 7-11
optional instructions, D-39
processor control, D-24
OEA, 5-20
UISA, 5-16
VEA, 5-18
quick reference list
general information legend, D-39
sorted by form (format), D-27
sorted by function, D-17
sorted by mnemonic, D-1
reserved, 5-4
SAMPLE/PRELOAD, 54-6
segment register manipulation, D-25
stwcx., 7-26
summary of instructions, 5-2
system linkage, 5-20, D-24
TAP instructions, 54-5
TLB management instructions, D-25
trap, 5-15
trap instructions, D-24
UISA, 5-7
Integer arithmetic instructions, D-17
Integer compare instructions, D-18
Integer load instructions, D-21
Integer logical instructions, D-18
Integer multiple instructions, D-22
Integer rotate and shift instructions, D-18–D-19
Integer store instructions, D-21
Integer unit overview, 3-9
Internal loopback, 45-8
Interpacket gap time, 45-8
Interrupt cause (ICR) register, 53-42
Interrupt controller, SIU, 10-14
Interrupt queue entry, ATM, 41-4
Interrupt queue mask (IMASK), 41-6
Interrupts
channel done, 50-13
channel error, 50-14
Crypto-channel, 50-13
general, 50-13
programming the SIU interrupt controller, 10-14
SIU interrupt structure, 10-11
SIU priority, 10-12
SIU processing, 10-13
SIU structure, 10-12
Interrupts, see Exceptions
IRQ0 operation, 10-14
IRQn (interrupt request) signals, 12-6, 12-28
J
JTAG reset, 11-3
JTAG signals, 12-22, 12-38
K
KR/RETRY (kill reservation/retry) signal, 12-5, 12-27, 13-4
L
LCTRL1 (load/store support comparators control) register,
53-38
LCTRL2 (load/store support AND-OR control) register,
53-40
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...