ATM Parameter RAM
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
38-7
Table 38-3
describes additional parameters needed to configure the SCCs for serial ATM operation.
0x9C
STATBASE
Hword
Statistics table base pointer. Contains the 32-byte-aligned base
address in the dual-port RAM of the statistics table. STATBASE is an
offset from the beginning of dual-port RAM. See
Section 39.5,
“Statistical Counters.”
In UTOPIA mode, STATBASE is valid only when UTMODE[STAT] is
set; see
Section 43.2, “UTOPIA Mode Register (UTMODE).”
In serial mode, clearing STATBASE disables the gathering of
statistics; otherwise, STATBASE is assumed to be a valid base
pointer.
0x9E
—
Hword
Reserved
0xA6
APCTIMERREF
Hword
Current timer reference value for APC flux compensation. The user
should initialize this field to 0. Used for APC flux compensation only.
0xA8
APCTIMERADDR
Word
This field must contain the absolute memory address of register
TCN4, i.e., the upper 16 bit must match the respective IMMR content
and the lower 16 bits must be set to 0x09ae, which references TCN4.
Used for APC flux compensation only.
0xAC–0xBF
—
Reserved
Table 38-3. Serial ATM Parameter RAM Map
Offset
from SCC
Base
Name
Width
Description
0xC0
ALPHA
Hword
Receiver delineation alpha/delta counters. The ATM controller applies the
HEC delineation mechanism described in ITU specification I.432 where
ALPHA and DELTA are initialized by the user to a value from 0 to 63. (The
ITU specification I.432 recommendation is 0x7 for alpha and 0x6 for delta.)
The receiver updates ALPHA and DELTA; the user should not write to
these locations during receive operations.
0xC2
DELTA
Hword
0xC4
RSTUFF
1
Word
Receive data stuffing location (for 53 to 52 byte conversion).
0xC8
SHUFFLESTATE
Hword
Receiver data shuffling internal state.
Should be cleared during initialization.
0xCA
RHECTEMP
1
Hword
Receiver temporary HEC storage area
0xCC
THECTEMP
1
Hword
Transmitter temporary HEC storage area
0xCE
ASTATUS
Hword
Cell synchronization status register. See
Section 38.8, “Serial Cell
Synchronization Status Register (ASTATUS).”
Should be cleared during
initialization.
0xD0
HEC_ERR
Hword
HEC error counter. Contains a 16-bit counter for incoming cells with HEC
errors. HEC_ERR may be read by the user at any time. Should be cleared
during initialization.
0xD2
—
Hword
Reserved
Table 38-2. ESAR Mode Parameters (continued)
Offset from
SCC Base
Name
Width
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...