SCC HDLC Mode
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
23-17
The HDLC bus differs from the I.430 and T1.605 standards as follows:
•
The HDLC bus uses a separate input signal rather than the echo bit to monitor data; the transmitted
data is simply connected to the CTS input.
•
The HDLC bus is a synchronous, digital open-drain connection for short-distance configurations,
rather than the more complex S/T interface.
•
Any HDLC-based frame protocol can be used at layer 2, not just LAPD.
•
HDLC bus devices wait 8–10 rather than 7–10 bit times before transmitting. (HDLC bus has only
one class.)
The collision-detection mechanism supports only:
•
NRZ-encoded data
•
A common synchronous clock for all receivers and transmitters
•
Non-inverted data (GSMR[RINV, TINV] = 0)
•
Open-drain connection with no external transceivers
Figure 23-10
shows the most common HDLC bus LAN configuration, a multimaster configuration. A
station can transfer data to or from any other LAN station. Transmissions are half-duplex, which is typical
in LANs.
Figure 23-10. Typical HDLC Bus Multimaster Configuration
In single-master configuration, a master station transmits to any slave station without collisions. Slaves
communicate only with the master, but can experience collisions in their access over the bus. In this
configuration, a slave that communicates with another slave must first transmit its data to the master, where
the data is buffered in RAM and then resent to the other slave. The benefit of this configuration, however,
is that full-duplex operation can be obtained. In a point-to-multipoint environment, this is the preferred
configuration.
Figure 23-11
shows the single-master configuration.
HDLC Bus
Controller
RXD
CTS
TXD
A
RCLK/TCLK
HDLC Bus
Controller
RXD
CTS
TXD
B
RCLK/TCLK
HDLC Bus
Controller
RXD
CTS
TXD
C
RCLK/TCLK
Clock
HDLC Bus LAN
+ 5 V
R
Master
Master
Master
Notes:
1. Transceivers may be used to extend the LAN size.
2. The TXD pins of slave devices should be configured to open-drain in the port C parallel I/O port.
3. Clock is a common RCLK/TCLK for all stations.
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...