SCC Transparent Mode
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
28-11
Table 28-9
describes SCCE/SCCM fields.
28.12 SCC Status Register in Transparent Mode (SCCS)
The SCC status register (SCCS) allows monitoring of real-time status conditions on the RXD line. The
real-time status of CTS and CD are part of the port C parallel I/O.
0
2
3
4
5
6
7
8
9
10
11
12
13
14
15
Field
—
GLR
GLT
DCC
—
GRA
—
TXE
—
BSY
TXB
RXB
Reset
0000_0000_0000_0000
R/W
R/W
Addr
0xA30 (SCCE2)/0xA34 (SCCM2); 0xA50 (SCCE3)/0xA54 (SCCM3); 0xA70 (SCCE4)/0xA74 (SCCM4)
Figure 28-4. SCC Transparent Event Register (SCCE)/Mask Register (SCCM)
Table 28-9. SCCE/SCCM Field Descriptions
Bit
Name
Description
0–2
—
Reserved, should be cleared.
3
GLR
Glitch on Rx. Set when the SCC finds a glitch on the receive clock.
4
GLT
Glitch on Tx. Set when the SCC finds a glitch on the transmit clock.
5
DCC
DPLL CS changed. Set when the DPLL-generated carrier sense status changes (valid only when
the DPLL is used). Real-time status can be read in SCCS. This is not the CD status mentioned
elsewhere.
6–7
—
Reserved, should be cleared.
8
GRA
Graceful stop complete. Set when a graceful stop initiated by completes as soon as the transmitter
finishes any frame in progress when the
GRACEFUL
STOP
TRANSMIT
command was issued.
Immediately if no frame was in progress when the command was issued.
9–10
—
Reserved, should be cleared.
11
TXE
Tx error. Set when an error occurs on the transmitter channel.
12
—
Reserved, should be cleared.
13
BSY
Busy condition. Set when a byte or word is received and discarded due to a lack of buffers. The
receiver resumes reception after it gets an
ENTER
HUNT
MODE
command.
14
TXB
Tx buffer. Set no sooner than when the last bit of the last byte of the buffer begins transmission,
assuming L is set in the TxBD. If it is not, TXB is set when the last byte is written to the transmit FIFO.
15
RXB
Rx buffer. Set when a complete buffer was received on the SCC channel, no sooner than two serial
clocks after the last bit of the last byte in which the buffer is received on RXD.
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...