AAL2 Implementation
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
44-23
0x12
—
AAL2_TxWait_PTR
Points to the current row in the AAL2_TxWait_table.
This parameter is used by AAL2 to count down the time for
partially-filled active AAL0 buffers.
Host should initialize AAL2_TxWait_PTR to AAL2_TxWait_BASE.
AAL2 advances this pointer during normal operation
0x14
0–10
—
Reserved, should be cleared.
11–15
AAL2_TxWait_width
Determines the row width of the AAL2_TxWait_table in half-words (A
half-word is 16 bits).
AAL2_TxWait_width should be in the range [1–16] half-words. Each
half-word can support 16 channels (1 bit per channel).
Host writes this field during initialization. AAL2 does not modify this
field
0x016
—
AAL2_TxWait_LAST
Points to the last row of the AAL2_TxWait_table. This pointer should
be on a half-word boundary (AAL2_TxWait_LAST[31]=0).
Note that AAL2_TxWait_LAST must be within 256 rows of
AAL2_TxWait_BASE. The size of each row is AAL2_TxWait_width
half-words.
Host writes this field during initialization. AAL2 does not modify this
field
0x18
—
AAL2_TPD_BASE
32-bit base pointer to the global TPD area. Defines the starting
location in external memory for a space of up to 256 KBytes where
the TPDs of all AAL2_TxQueues reside. The base pointer to a
specific channel’s AAL2_TxQueue is located in the channel’s
AAL2_TCT.
Host writes this field during initialization. AAL2 does not modify this
field
0x1C
—
AAL2_RPD_BASE
32-bit base pointer to the global RPD area. Defines the starting
location in external memory for a space of up to 256 KBytes where
the RPDs of all AAL2_RxQueues reside. The base pointer to a
specific channel’s AAL2_RxQueue is located in the channel’s
AAL2_RCT.
Host writes this field during initialization. AAL2 does not modify this
field
0x20–
0x2E
—
—
Reserved, should be cleared.
0x30
—
AAL2_CRC_PTR_BASE
32-bit base pointer to the CRC tables. AAL2 uses the CRC tables to
calculate the HEC field of the CPS-Packet header. The user has to
allocate 8 Kbytes in external memory (8-Kbyte aligned)
(AAL2_CRC_PTR_BASE[19-31]=0).
These tables are generated by a C program called ‘fill_crc19’ which
is provided in the example code. During initialization, the host should
call this program with the base address:
fill_crc19(AAL2_CRC_PTR_BASE)
Host writes this field during initialization. AAL2 does not modify this
field
0x34–
0x3E
—
—
Reserved, should be cleared.
Table 44-6. AAL2 Parameter RAM Memory Map (continued)
Offset
Bits
Name
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...