External Bus Interface
MPC885 PowerQUICC Family Reference Manual, Rev. 2
13-12
Freescale Semiconductor
Figure 13-9
shows the basic time of a single-beat write cycle with one wait state.
Figure 13-9. Basic Timing: Single-Beat Write Cycle, One Wait State
The general case of single-beat transfers assumes that external memory has a 32-bit port size. As
demonstrated in
Figure 13-10
, the MPC885 provides an effective mechanism for interfacing with 16- and
8-bit port size memories by allowing transfers to these devices when they are controlled by the internal
memory controller.
CLKOUT
BR
BG
BB
R/W
TSIZ[0:1], AT[0:3]
BURST
TS
Data
TA
Assert BB, drive address and assert TS
Receive BG and BB negated
Data is Sampled
Wait State
A[0:31]
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...