System Development and Debugging
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
53-41
Programming each watchpoint consists of three control register fields—LWxIA, LWxLA, and LWxLD.
All three conditions must be detected to assert a watchpoint.
10
LW1EN
Second load/store watchpoint enable bit.
0 Watchpoint not enabled (reset value)
1 Watchpoint enabled
11–12
LW1IA
Second load/store watchpoint load/store address watchpoint selection.
00 First instruction watchpoint
01 Second instruction watchpoint
10 Third instruction watchpoint
11 Fourth instruction watchpoint
13
LW1IADC
Second load/store watchpoint care/don’t care load/store address events.
0 Don’t care
1 Care
14–15
LW1LA
Second load/store watchpoint load/store address events selection.
00 Match from comparator E
01 Match from comparator F
10 Match from comparators (E & F)
11 Match from comparators (E | F)
16
LW1LADC
Second load/store watchpoint care/don’t care load/store address events.
0 Don’t care
1 Care
17–18
LW1LD
Second load/store watchpoint load/store data events selection.
00 Match from comparator G
01 Match from comparator H
10 Match from comparators (G & H)
11 Match from comparator (G | H)
19
LW1LDDC
Second load/store watchpoint care/don’t care load/store data events.
0 Don’t care
1 Care
20
BRKNOMSK Internal breakpoints nonmask bit (controls both instruction and load/store breakpoints).
0 Masked mode, breakpoints are recognized only when MSR[RI] =1 (reset value).
1 Nonmasked mode, breakpoints are always recognized.
21–27
—
Reserved
28
DLW0EN
Development port trap enable selection of the first load/store watchpoint (read-only bit).
0 Trap disabled (reset value)
1 Trap enabled
29
DLW1EN
Development port trap enable selection of the second load/store watchpoint (read-only bit).
30
SLW0EN
Software trap enable selection of the first load/store watchpoint.
0 Trap disabled (reset value)
1 Trap enabled
31
SLW1EN
Software trap enable selection of the second load/store watchpoint.
0 Trap disabled (reset value)
1 Trap enabled
Table 53-22. LCTRL2 Field Descriptions (continued)
Bits
Name
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...