Serial Interface
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
20-31
12. SISTR and SIRP do not need to be read, but can be used for debugging once the channels are
enabled.
13. Enable SCC3 for HDLC operation (to handle the LAPD protocol of the D channel), and configure
SCC2 and SMC2 as needed.
20.2.6
GCI Bus Implementation
The MPC885 fully supports both the normal mode (also known as ISDN-oriented modular rev 2.2
(IOM-2)) and the SCIT mode of the general circuit interface (GCI). It also supports the D channel access
control in S/T interface terminals by using the command/indication (C/I) channel.
The GCI bus consists of four signals—two data lines, a clock, and a frame synchronization line. Usually,
an 8-KHz frame structure defines the various channels within the 256 Kbps data rate. The MPC885
supports two independent GCI buses, each with independent receive and transmit sections. With a data rate
of 2,048 Kbps, the interface can also be used in a multiplexed frame structure on which up to eight physical
layer devices multiplex their GCI channels.
In the GCI bus, the clock rate is twice the data rate. The SI divides the input clock by two to produce the
data clock. The MPC885 also has data strobe lines and the 1
×
data rate clock L1CLKOx outputs used as
an interface for devices that do not support the GCI bus. Shown in
Figure 20-27
, the GCI signals for each
Tx and Rx channel are as follows:
•
L1RSYNCx—Used as a GCI sync signal. Input to the MPC885. The clock periods following the
sync pulse designate the GCI frame.
•
L1RCLKx—Used as a GCI clock. Input to the MPC885. The L1RCLKx signal is twice the data
clock.
•
L1RXDx—Used as a GCI receive data. Input to the MPC885.
•
L1TXDx—Used as a GCI transmit data. Open-drain output. Driven only for the bits that are
programmed in the SI RAM. Otherwise, it is three-stated.
•
L1CLKOx—Optional signal; Output. For clock devices that do not interface directly to the GCI. It
is 1
×
output of L1RCLKx.; otherwise, if the double-speed clock is used (SIMODE[DSCx] is set),
it is L1RCLKx divided by 2.
Figure 20-27. GCI Bus Signals
L1CLK
L1SYNC
L1RXD
L1TXD
B1
B2
B1
B2
M (Monitor)
D1 D2
C/I
A E
M (Monitor)
D1 D2
C/I
A E
(2X the Data Rate)
Notes: Clock is not to scale.
L1CLKO is not shown.
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...