SEC Lite Execution Units
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
48-9
48.1.8
DEU Interrupt Control Register
The interrupt control register controls the result of detected errors. For a given error (as defined in
Section 48.1.7, “DEU Interrupt Status Register”
), if the corresponding bit in this register is set, then the
error is ignored; no error interrupt occurs and the interrupt status register is not updated to reflect the error.
If the corresponding bit is not set, then upon detection of an error, the interrupt status register is updated
to reflect the error, causing assertion of the error interrupt signal and causing the module to halt processing.
10
KPE
Key Parity Error. Defined parity bits in the keys written to the key registers did not reflect
odd parity correctly. (Note that key register 2 and key register 3 are checked for parity only
if the appropriate DEU mode register bit indicates triple DES. Also, key register 3 is
checked only if key size reg = 24. Key register 2 is checked only if key size reg = 16 or 24.)
0 No error detected
1 Key parity error
11
IE
Internal Error. An internal processing error was detected while performing encryption.
0 No error detected
1 Internal error
Note:
This bit will be asserted any time an enabled error condition occurs and can only be
cleared by setting the corresponding bit in the Interrupt Control Register or by
resetting the DEU.
12
ERE
Early Read Error. The DEU IV register was read while the DEU was performing encryption.
0 No error detected
1 Early read error
13
CE
Context Error. A DEU Key Register, the Key Size Register, Data Size Register, Mode
Register, or IV Register was modified while DEU was performing encryption.
0 No error detected
1 Context error
14
KSE
Key Size Error. An inappropriate value (8 being appropriate for single DES, and 16 and 24
being appropriate for triple DES) was written to the DEU key size register
0 No error detected
1 Key size error
15
DSE
Data Size Error (DSE): A value was written to the DEU Data Size Register that is not a
multiple of 64 bits.
0 No error detected
1 Data size error
16–31
—
Reserved
Table 48-5. DEU Interrupt Status Register Field Descriptions (continued)
Bits
Name
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...