MPC885 PowerQUICC Family Reference Manual, Rev. 2
Index-8
Freescale Semiconductor
frame transmission, 45-4
hardware initialization, 45-32
interpacket gap time, 45-8
loopback (internal/external), 45-8
memory map, parameter RAM, 45-12
operation, 45-3
overview, 45-2
reception errors, 45-9
serial mode connections, 45-3
transmission errors, 45-9
Fast ethernet controller
buffer descriptors, 45-34
Features
MPC885, 1-2–1-6
Features lists, 36-3
breakpoint debug support, 53-8
clocks and power control, 14-1
communications processor (CP), 18-1
communications processor module (CPM), 17-2
CPM interrupt controller, 35-1
CPM timers, 17-5
data cache operation, 7-23
external bus interface, 13-1
HDLC bus controller, 23-18
I2C controller, 32-2
IDMA channels, 19-6
instruction cache operation, 7-20
memory controller, 15-1
MMU, 8-1
non-multiplexed serial interface (NMSI), 20-4
parallel I/O ports, 34-2
parallel interface port, 33-1
PowerPC architecture-defined, 3-2
serial communications controllers (SCCs)
AppleTalk mode, 24-2
asynchronous HDLC mode, 25-1
BISYNC mode, 26-2
Ethernet mode, 27-3
general list, 21-2
HDLC mode, 23-1
transparent mode, 28-1
UART mode, 22-2
serial interface (SI), 20-2
serial management controllers (SMCs)
general list, 29-2
transparent mode, 29-20
UART mode, 29-10
UART mode, features not supported, 29-9
serial peripheral interface (SPI), 30-1
system interface unit, 10-1
UTOPIA, 43-1
watchpoint debug support, 53-8
Frame reception, FEC, 45-5
Frame transmission, 45-4
Freeze operation, 10-28
FRZ (freeze) signal, 12-6, 12-28
Full completion queue timing, 9-3
G
General-purpose chip-select machine (GPCM), 15-18
General-purpose signals, 15-43
GPL_Xn (general-purpose line) signal, 12-8, 12-30
GSMR (general SCC mode register)
AppleTalk mode, 24-3
asynchronous HDLC mode, 25-6
configuration, 42-7
HDLC bus protocol, programming, 23-21
overview, 21-3
H
Hard reset configuration word, 11-8
Hardware initialization, Fast Ethernet controller, 45-32
Hash table algorithm, 45-7
HDLC mode
accessing the bus, 23-18
bus controller, 23-16
collision detection, 23-16, 23-19
commands, 23-5
delayed RTS mode, 23-20
error handling, 23-6
features, 23-1
GSMR, HDLC bus protocol programming, 23-21
ISDN terminal adaptor, 20-27
multi-master bus configuration, 23-17
overview, 23-1
parameter RAM, 23-3
performance, increasing, 23-19
programming example, 23-14, 23-22
programming the controller, 23-5
PSMR, 23-7
RxBD, 23-8
single-master bus configuration, 23-18
TxBD, 23-11
using the TSA, 23-21
HEC delineation mechanism, H-3
HI-Z instruction, 54-7
HRESET
external, 11-2
hard reset configuration word, 11-8
internal, 11-2
reset configuration, 11-6
reset sequence, 11-3
settings at power-on, 14-7
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...