63
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
2-48.
Die Identification Register, Upper Word (DIEIDH) Field Descriptions
.............................................
2-49.
LPO/Clock Monitor Control Register (LPOMONCTL) Field Descriptions
..........................................
2-50.
Clock Test Register (CLKTEST) Field Descriptions
..................................................................
2-51.
DFT Control Register (DFTCTRLREG) Field Descriptions
..........................................................
2-52.
DFT Control Register 2 (DFTCTRLREG2) Field Descriptions
.....................................................
2-53.
General Purpose Register (GPREG1) Field Descriptions
...........................................................
2-54.
Imprecise Fault Status Register (IMPFASTS) Field Descriptions
..................................................
2-55.
Imprecise Fault Write Address Register (IMPFTADD) Field Descriptions
........................................
2-56.
System Software Interrupt Request 1 Register (SSIR1) Field Descriptions
......................................
2-57.
System Software Interrupt Request 2 Register (SSIR2) Field Descriptions
......................................
2-58.
System Software Interrupt Request 3 Register (SSIR3) Field Descriptions
......................................
2-59.
System Software Interrupt Request 4 Register (SSIR4) Field Descriptions
......................................
2-60.
RAM Control Register (RAMGCR) Field Descriptions
...............................................................
2-61.
Bus Matrix Module Control Register 1 (BMMCR) Field Descriptions
..............................................
2-62.
CPU Reset Control Register (CPURSTGCR) Field Descriptions
..................................................
2-63.
Clock Control Register (CLKCNTL) Field Descriptions
..............................................................
2-64.
ECP Control Register (ECPCNTL) Field Descriptions
...............................................................
2-65.
DEV Parity Control Register 1 (DEVCR1) Field Descriptions
......................................................
2-66.
System Exception Control Register (SYSECR) Field Descriptions
................................................
2-67.
System Exception Status Register (SYSESR) Field Descriptions
.................................................
2-68.
System Test Abort Status Register (SYSTASR) Field Descriptions
..............................................
2-69.
Global Status Register (GLBSTAT) Field Descriptions
..............................................................
2-70.
Device Identification Register (DEVID) Field Descriptions
..........................................................
2-71.
Software Interrupt Vector Register (SSIVEC) Field Descriptions
..................................................
2-72.
System Software Interrupt Flag Register (SSIF) Field Descriptions
...............................................
2-73.
Secondary System Control Registers
..................................................................................
2-74.
PLL Control Register 3 (PLLCTL3) Field Descriptions
..............................................................
2-75.
CPU Logic BIST Clock Prescaler (STCLKDIV) Field Descriptions
.................................................
2-76.
Clock 2 Control Register (CLK2CNTRL) Field Descriptions
.......................................................
2-77.
Peripheral Asynchronous Clock Configuration 1 Register (VCLKACON1) Field Descriptions
................
2-78.
Clock Slip Register (CLKSLIP) Field Descriptions
...................................................................
2-79.
EFUSE Controller Control Register (EFC_CTLREG) Field Descriptions
..........................................
2-80.
Die Identification Register, Lower Word (DIEIDL_REG0) Field Descriptions
.....................................
2-81.
Die Identification Register, Upper Word (DIEIDH_REG1) Field Descriptions
....................................
2-82.
Die Identification Register, Lower Word (DIEIDL_REG2) Field Descriptions
.....................................
2-83.
Die Identification Register, Upper Word (DIEIDH_REG3) Field Descriptions
....................................
2-84.
Peripheral Central Resource Control Registers
......................................................................
2-85.
Peripheral Memory Protection Set Register 0 (PMPROTSET0) Field Descriptions
.............................
2-86.
Peripheral Memory Protection Set Register 1 (PMPROTSET1) Field Descriptions
.............................
2-87.
Peripheral Memory Protection Clear Register 0 (PMPROTCLR0) Field Descriptions
...........................
2-88.
Peripheral Memory Protection Clear Register 1 (PMPROTCLR1) Field Descriptions
...........................
2-89.
Peripheral Protection Set Register 0 (PPROTSET0) Field Descriptions
..........................................
2-90.
Peripheral Protection Set Register 1 (PPROTSET1) Field Descriptions
..........................................
2-91.
Peripheral Protection Set Register 2 (PPROTSET2) Field Descriptions
..........................................
2-92.
Peripheral Protection Set Register 3 (PPROTSET3) Field Descriptions
..........................................
2-93.
Peripheral Protection Clear Register 0 (PPROTCLR0) Field Descriptions
.......................................
2-94.
Peripheral Protection Clear Register 1 (PPROTCLR1) Field Descriptions
.......................................
2-95.
Peripheral Protection Clear Register 2 (PPROTCLR2) Field Descriptions
.......................................
2-96.
Peripheral Protection Clear Register 3 (PPROTCLR3) Field Descriptions
.......................................