Revision History
1748
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Revision History
•
: Updated LEGEND to include W1CP
................................................................................
•
: Corrected table title
......................................................................................................
•
: Corrected table title
....................................................................................................
•
: Changed Description of KEY bit for Value = Any other value
....................................................
•
: Error Signaling Module (ESM)
......................................................................................
•
: Changed paragraph
.....................................................................................................
•
: Changed first paragraph
............................................................................................
•
: Deleted footnote
........................................................................................................
•
: Changed table
............................................................................................................
•
: Moved error_group2 signal path
......................................................................................
•
: Deleted Memory mapped register interface signal path
...........................................................
•
: Deleted CPU clock (GCLK) signal path
..............................................................................
•
: Deleted third sentence in first paragraph
.........................................................................
•
: Added Example 6. Subsequent example renumbered
.........................................................
•
: Changed titles of Set/Status registers.
..............................................................................
•
: Changed titles of Clear/Status registers.
...........................................................................
•
: Updated Read/Write value of bits to R/W1CP-X/0
................................................................
•
: Updated Read/Write value of bits to R/W1CP-0
..................................................................
•
: Updated Read/Write value of bits to R/W1CP-X/0
................................................................
•
: Changed Description of INTOFFL bit for values 21h to 60h
.....................................................
•
: Updated reset value of LTCP bit to 3FFFh
........................................................................
•
: Changed Description of LTCP bit.
...................................................................................
•
: Updated Read/Write value of bits to R/W1CP-X/0
................................................................
•
: Changed Description of IEPCLR bit. (corresponding set bit in the ESMIEPSR4)
.............................
•
: Changed Description of INTENCLR bit. (corresponding set bit in the ESMIESR4)
...........................
•
: Updated Read/Write value of bits to R/W1CP-X/0
................................................................
•
: Real-Time Interrupt (RTI) Module
..................................................................................
•
: Corrected first eqution (if RTICPUCy
≠
0)
..........................................................................
•
: Added register bit numbers for DMA and INT requests
...........................................................
•
: Changed first paragraph
.........................................................................................
•
: Updated Read/Write value of bits to R/WP-0
......................................................................
•
: Updated LEGEND to include WP
...................................................................................
•
: Changed Description of CPUC0 bit when CPUC0 = 0
.............................................................
•
: Changed Description of CPUC1 bit when CPUC1 = 0
............................................................
•
: Updated Read/Write value of bits to R/W1CP-0
..................................................................
•
: Updated Read/Write value of bits to R/W1CP-0
..................................................................
•
: Cyclic Redundancy Check (CRC) Controller Module
..........................................................
•
: Updated NOTE. (Added cross-reference)
........................................................................
•
: Changed MCRC Controller to CRC Controller
......................................................................
•
: Changed MCRC Controller to CRC Controller
......................................................................
•
: Added subsection
................................................................................................
•
: Updated paragraph to include base address
......................................................................
•
: Added last sentence in Description of CH1_TRACEEN bit
........................................................
•
: Updated Description of all bits
.........................................................................................
•
: Updated Description of all bits
.........................................................................................
•
: Updated Read/Write value of bits to R/W1CP-0
..................................................................
•
: Updated LEGEND to include W1CP
................................................................................
•
: Updated Description of all bits
........................................................................................
•
: Vectored Interrupt Manager (VIM) Module
.......................................................................
•
: Added NOTE
...........................................................................................................
•
: Updated paragraphs
..................................................................................................
•
: Deleted Reserved address locations
..................................................................................
•
: Corrected reset value of Interrupt Vector Table offset bits 15-9
................................................