Flash
3MB
w/ ECC
RAM
256KB
w/ ECC
Dual Cortex-R4F
in LockStep
DMA
DMM
POM
DAP
HTU1
HTU2
EMAC
SCR1: AHB Bus Master Matrix
(AHB BMM)
VBUSM Switched Central Resource Controller
(VBUSM SCR)
CRC
SCR4: VBUSP SCR
EMAC
Slaves
EMIF
Slaves
PCR: Peripheral Central Resource Controller
ADC1
ADC2
N2HET1
N2HET2
GIO
DCAN1
DCAN2
DCAN3
LIN
SCI
I2C
MibSPI1
MibSPI3
MibSPI5
SPI2
SPI4
V
B
U
S
P
:
P
e
ri
p
h
e
ra
l
In
te
rf
a
c
e
B
u
s
Flash
64KB
EEPROM Emulation
Flash Bank
SCR2: VBUSP SCR
SCR3: VBUSP SCR
OHCI
USB
Slaves
Introduction
95
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Architecture
2.1
Introduction
The RM48x family of microcontrollers is based on the Texas Instruments TMS570 Architecture. This
chapter describes specific aspects of the architecture as applicable to the RM48x family of
microcontrollers.
2.1.1 Architecture Block Diagram
The RM48x microcontrollers are based on the TMS570 Platform architecture, which defines the
interconnect between the bus masters and the bus slaves.
shows a high-level architectural block diagram for the superset microcontroller.
Figure 2-1. Architectural Block Diagram