Control Registers and Control Packets
569
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Direct Memory Access Controller (DMA) Module
16.3.1.9 Channel Priority Reset Register (CHPRIOR)
Figure 16-26. Channel Priority Reset Register (CHPRIOR) [offset = 3Ch]
31
16
Reserved
R-0
15
0
CPR[15:0]
R/WP-0
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privilege mode only; -
n
= value after reset
Table 16-18. Channel Priority Reset Register (CHPRIOR) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reads return 0. Writes have no effect.
15-0
CPR[
n
]
Channel priority reset bit. Bit 0 corresponds to channel 0, bit 1 corresponds to channel 1, and so on.
Writing a 1 to a bit assigns the according channel to the low-priority queue.
0
Read: The corresponding channel is assigned to the low-priority queue.
Write: No effect.
1
Read: The corresponding channel is assigned to the high-priority queue.
Write: The corresponding channel is assigned to the low-priority queue.
16.3.1.10 Global Channel Interrupt Enable Set Register (GCHIENAS)
Figure 16-27. Global Channel Interrupt Enable Set Register (GCHIENAS) [offset = 44h]
31
16
Reserved
R-0
15
0
GCHIE[15:0]
R/WP-0
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privilege mode only; -
n
= value after reset
Table 16-19. Global Channel Interrupt Enable Set Register (GCHIENAS) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reads return 0. Writes have no effect.
15-0
GCHIE[
n
]
Global channel interrupt enable bit. Bit 0 corresponds to channel 0, bit 1 corresponds to channel 1, and
so on.
0
Read: The corresponding channel is disabled for interrupt.
Write: No effect.
1
Read and write: The corresponding channel is enabled for interrupt.