52
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
24-15. Block Diagram Shift Register, LSB First
.............................................................................
24-16. 2-data Line Mode (Phase 0, Polarity 0)
..............................................................................
24-17. Two-Pin Parallel Mode Timing Diagram (Phase 0, Polarity 0)
....................................................
24-18. 4-Data Line Mode (Phase 0, Polarity 0)
..............................................................................
24-19. 4 Pins Parallel Mode Timing Diagram (Phase 0, Polarity 0)
.......................................................
24-20. 8-data Line Mode (Phase 0, Polarity 0)
..............................................................................
24-21. 8 Pins Parallel Mode Timing Diagram (Phase 0, Polarity 0)
.......................................................
24-22. I/O Paths during I/O Loopback Modes
...............................................................................
24-23. TG Interrupt Structure
..................................................................................................
24-24. SPIFLG Interrupt Structure
.............................................................................................
24-25. DMA Channel and Request Line (Logical) Structure in Multi-buffer Mode
......................................
24-26. SPI Global Control Register 0 (SPIGCR0) [offset = 00]
............................................................
24-27. SPI Global Control Register 1 (SPIGCR1) [offset = 04h]
..........................................................
24-28. SPI Interrupt Register (SPIINT0) [offset = 08h]
.....................................................................
24-29. SPI Interrupt Level Register (SPILVL) [offset = 0Ch]
...............................................................
24-30. SPI Flag Register (SPIFLG) [offset = 10h]
..........................................................................
24-31. SPI Pin Control Register 0 (SPIPC0) [offset = 14h]
................................................................
24-32. SPI Pin Control Register 1 (SPIPC1) [offset = 18h]
...............................................................
24-33. SPI Pin Control Register 2 (SPIPC2) [offset = 1Ch]
................................................................
24-34. SPI Pin Control Register 3 (SPIPC3) [offset = 20h]
...............................................................
24-35. SPI Pin Control Register 4 (SPIPC4) [offset = 24h]
...............................................................
24-36. SPI Pin Control Register 5 (SPIPC5) [offset = 28h]
...............................................................
24-37. SPI Pin Control Register 6 (SPIPC6) [offset = 2Ch]
...............................................................
24-38. SPI Pin Control Register 7 (SPIPC7) [offset = 30h]
...............................................................
24-39. SPI Pin Control Register 8 (SPIPC8) [offset = 34h]
...............................................................
24-40. SPI Transmit Data Register 0 (SPIDAT0) [offset = 38h]
...........................................................
24-41. SPI Transmit Data Register 1 (SPIDAT1) [offset = 3Ch]
...........................................................
24-42. SPI Receive Buffer Register (SPIBUF) [offset = 40h]
..............................................................
24-43. SPI Emulation Register (SPIEMU) [offset = 44h]
...................................................................
24-44. SPI Delay Register (SPIDELAY) [offset = 48h]
.....................................................................
24-45. Example: t
C2TDELAY
= 8 VCLK Cycles
....................................................................................
24-46. Example: t
T2CDELAY
= 4 VCLK Cycles
....................................................................................
24-47. Transmit-Data-Finished-to-ENA-Inactive-Timeout
..................................................................
24-48. Chip-Select-Active-to-ENA-Signal-Active-Timeout
..................................................................
24-49. SPI Default Chip Select Register (SPIDEF) [offset = 4Ch]
........................................................
24-50. SPI Data Format Registers (SPIFMT[3:0]) [offset = 5Ch-50h]
....................................................
24-51. Interrupt Vector 0 (NTVECT0) [offset = 60h]
........................................................................
24-52. Interrupt Vector 1 (INTVECT1) [offset = 64h]
........................................................................
24-53. SPI Pin Control Register 9 (SPIPC9) [offset = 68h]
...............................................................
24-54. Parallel/Modulo Mode Control Register (SPIPMCTRL) [offset = 6Ch]
...........................................
24-55. Multi-buffer Mode Enable Register (MIBSPIE) [offset = 70h]
......................................................
24-56. TG Interrupt Enable Set Register (TGITENST) [offset = 74h]
.....................................................
24-57. TG Interrupt Enable Clear Register (TGITENCR) [offset = 78h]
..................................................
24-58. Transfer Group Interrupt Level Set Register (TGITLVST) [offset = 7Ch]
........................................
24-59. Transfer Group Interrupt Level Clear Register (TGITLVCR) [offset = 80h]
......................................
24-60. Transfer Group Interrupt Flag Register (TGINTFLG) [offset = 84h]
..............................................
24-61. Tick Counter Operation
.................................................................................................
24-62. Tick Count Register (TICKCNT) [offset = 90h]
......................................................................
24-63. Last TG End Pointer (LTGPEND) [offset = 94h]
....................................................................