STC Control Registers
348
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
CPU Self-Test Controller (STC) Module
8.4
STC Control Registers
STC control registers are accessed through Peripheral Bus (VBUSP) interface. Read and write access in
8, 16, and 32 bit are supported. The base address for the control registers is FFFF E600h.
NOTE:
In suspend mode, all registers can be written irrespective of user or privilege mode.
Table 8-3. STC Control Registers
Offset
Acronym
Register Description
Section
00h
STCGCR0
STC Global Control Register 0
04h
STCGCR1
STC Global Control Register 1
08h
STCTPR
Self-Test Run Timeout Counter Preload Register
0Ch
STC_CADDR
STC Current ROM Address Register
10h
STCCICR
STC Current Interval Count Register
14h
STCGSTAT
Self-Test Global Status Register
18h
STCFSTAT
Self-Test Fail Status Register
1Ch
CPU1_CURMISR3
CPU1 Current MISR Register
20h
CPU1_CURMISR2
CPU1 Current MISR Register
24h
CPU1_CURMISR1
CPU1 Current MISR Register
28h
CPU1_CURMISR0
CPU1 Current MISR Register
2Ch
CPU2_CURMISR3
CPU2 Current MISR Register
30h
CPU2_CURMISR2
CPU2 Current MISR Register
34h
CPU2_CURMISR1
CPU2 Current MISR Register
38h
CPU2_CURMISR0
CPU2 Current MISR Register
3Ch
STCSCSCR
Signature Compare Self-Check Register