Control Registers and Control Packets
578
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Direct Memory Access Controller (DMA) Module
16.3.1.20 HBC Interrupt Mapping Register (HBCMAP)
NOTE:
On this device Group B interrupts are not implemented; hence, user software should
configure only Group A interrupts.
Figure 16-37. HBC Interrupt Mapping Register (HBCMAP) [offset = C4h]
31
16
Reserved
R-0
15
0
HBCAB[15:0]
R/WP-0
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privilege mode only; -
n
= value after reset
Table 16-29. HBC Interrupt Mapping Register (HBCMAP) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reads return 0. Writes have no effect.
15-0
HBCAB[
n
]
Half block complete (HBC) interrupt to Group A or Group B. Bit 0 corresponds to channel 0, bit 1
corresponds to channel 1, and so on.
0
The HBC interrupt of the corresponding channel is routed to Group A.
1
The HBC interrupt of the corresponding channel is routed to Group B.
16.3.1.21 BTC Interrupt Mapping Register (BTCMAP)
NOTE:
On this device Group B interrupts are not implemented; hence, user software should
configure only Group A interrupts.
Figure 16-38. BTC Interrupt Mapping Register (BTCMAP) [offset = CCh]
31
16
Reserved
R-0
15
0
BTCAB[15:0]
R/WP-0
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privilege mode only; -
n
= value after reset
Table 16-30. BTC Interrupt Mapping Register (BTCMAP) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reads return 0. Writes have no effect.
15-0
BTCAB[
n
]
Block transfer complete (BTC) interrupt to Group A or Group B. Bit 0 corresponds to channel 0, bit 1
corresponds to channel 1, and so on.
0
The BTC interrupt of the corresponding channel is routed to Group A.
1
The BTC interrupt of the corresponding channel is routed to Group B.